Datasheet ADP5054 (Analog Devices) - 9

FabricanteAnalog Devices
DescripciónQuad Buck Regulator Integrated Power Solution
Páginas / Página31 / 9 — Data Sheet. ADP5054. PIN CONFIGURATION AND FUNCTION DESCRIPTIONS. DE O M. …
RevisiónG
Formato / tamaño de archivoPDF / 837 Kb
Idioma del documentoInglés

Data Sheet. ADP5054. PIN CONFIGURATION AND FUNCTION DESCRIPTIONS. DE O M. MP3. NC/. MP1. PVI. BST3. 36 PVIN1. PGND3. 35 SW1. 34 SW1. SW3. 33 SW1

Data Sheet ADP5054 PIN CONFIGURATION AND FUNCTION DESCRIPTIONS DE O M MP3 NC/ MP1 PVI BST3 36 PVIN1 PGND3 35 SW1 34 SW1 SW3 33 SW1

Versión de texto del documento

Data Sheet ADP5054 PIN CONFIGURATION AND FUNCTION DESCRIPTIONS DE O M 1 1 MP3 EG NC/ MP1 N N N3 O B3 Y DD B1 O N1 E C F VR S V RT F C E PVI PVI 48 47 46 45 44 43 42 41 40 39 38 37 BST3 1 36 PVIN1 PGND3 2 35 SW1 PGND3 3 34 SW1 SW3 4 33 SW1 SW3 5 32 BST1 PVIN3 6 ADP5054 31 DL1 PVIN4 7 TOP VIEW 30 PGND (Not to Scale) SW4 8 29 DL2 SW4 9 28 BST2 PGND4 10 27 SW2 PGND4 11 26 SW2 BST4 12 25 SW2 13 14 15 16 17 18 19 20 21 22 23 24 D 2 2 2 34 N4 B4 12 B2 N2 N N N G E MP4 F G F RG MP2 E O O PVI PVI PVI CF W CF C C P NOTES
003
1. THE EXPOSED PAD MUST BE CONNECTED AND SOLDERED TO AN EXTERNAL GROUND PLANE.
12617- Figure 3. Pin Configuration
Table 6. Pin Function Descriptions Pin No. Mnemonic Description
1 BST3 High-Side FET Driver Power Supply for Channel 3. 2, 3 PGND3 Power Ground for Channel 3. 4, 5 SW3 Switching Node Output for Channel 3. 6 PVIN3 Power Input for Channel 3. Connect a bypass capacitor between this pin and ground. 7 PVIN4 Power Input for Channel 4. Connect a bypass capacitor between this pin and ground. 8, 9 SW4 Switching Node Output for Channel 4. 10, 11 PGND4 Power Ground for Channel 4. 12 BST4 High-Side FET Driver Power Supply for Channel 4. 13 CFG34 Connect a resistor divider from this pin to VREG and ground to configure the different functionalities for Channel 3 and Channel 4, including the soft start timer, ½× frequency, parallel operation, and SYNC clock output features. 14 EN4 Enable Input for Channel 4. Use an external resistor divider to set the turn-on threshold. 15 COMP4 Error Amplifier Output for Channel 4. Connect an RC network from this pin to ground. 16 FB4 Feedback Sensing Input for Channel 4. 17 PWRGD Power-Good Signal Output. This open-drain output is the power-good signal for the selected channels. 18 CFG12 Connect a resistor divider from this pin to VREG and ground to configure the different functionalities for Channel 1 and Channel 2, including the soft start timer, ½× frequency, and parallel operation features. 19 FB2 Feedback Sensing Input for Channel 2. 20 COMP2 Error Amplifier Output for Channel 2. Connect an RC network from this pin to ground. 21 EN2 Enable Input for Channel 2. Use an external resistor divider to set the turn-on threshold. 22, 23, 24 PVIN2 Power Input for Channel 2. Connect a bypass capacitor between this pin and ground. 25, 26, 27 SW2 Switching Node Output for Channel 2. 28 BST2 High-Side FET Driver Power Supply for Channel 2. 29 DL2 Low-Side FET Gate Driver for Channel 2. Connect a resistor from this pin to ground to program the current-limit threshold for Channel 2. 30 PGND Power Ground for Channel 1 and Channel 2. 31 DL1 Low-Side FET Gate Driver for Channel 1. Connect a resistor from this pin to ground to program the current-limit threshold for Channel 1. 32 BST1 High-Side FET Driver Power Supply for Channel 1. 33, 34, 35 SW1 Switching Node Output for Channel 1. 36, 37, 38 PVIN1 Power Input for the Internal Linear Regulator and the Channel 1 Buck Regulator. Connect a bypass capacitor between this pin and ground. Rev. E | Page 9 of 31 Document Outline Features Applications Typical Application Circuit General Description Revision History Detailed Functional Block Diagram Specifications Buck Regulator Specifications Absolute Maximum Ratings Thermal Resistance ESD Caution Pin Configuration and Function Descriptions Typical Performance Characteristics Theory of Operation Buck Regulator Operational Modes PWM Mode PSM Mode Forced PWM and Automatic PWM/PSM Modes Adjustable and Fixed Output Voltage Internal Regulators (VREG and VDD) Separate Supply Applications Low-Side Device Selection Bootstrap Circuitry Active Output Discharge Switch Precision Enabling Oscillator Phase Shift Synchronization Input/Output Soft Start Parallel Operation Startup with Precharged Output Current-Limit Protection Frequency Foldback Pulse Skip in Maximum Duty Short-Circuit Protection (SCP) Latch-Off Protection Short-Circuit Latch-Off Mode Undervoltage Lockout (UVLO) Power-Good Function Thermal Shutdown Applications Information ADIsimPower Design Tool Programming the Output Voltage Voltage Conversion Limitations Current-Limit Setting Soft Start Setting Inductor Selection Output Capacitor Selection Input Capacitor Selection Low-Side Power Device Selection Programming the UVLO Input Compensation Components Design Power Dissipation Buck Regulator Power Dissipation Power Switch Conduction Loss (PCOND) Switching Loss (PSW) Transition Loss (PTRAN) Thermal Shutdown Junction Temperature Design Examples Setting the Switching Frequency Setting the Output Voltage Setting the Current Limit Selecting the Inductor Selecting the Output Capacitor Selecting the Low-Side MOSFET Designing the Compensation Network Selecting the Soft Start Time Selecting the Input Capacitor Printed Circuit Board Layout Recommendations Typical Application Circuit Factory Default Options Outline Dimensions Ordering Guide