link to page 7 link to page 7 link to page 7 link to page 7 link to page 7 link to page 7 link to page 7 link to page 23 AD9244TestAD9244BST-65AD9244BST-40ParameterTempLevelMinTypMaxMinTypMaxUnit DIGITAL OUTPUTS (DRVDD = 3 V)2 Logic 1 Voltage (IOH = 50 μA) Full IV 2.95 2.95 V Logic 0 Voltage (IOL = 50 μA) Full IV 0.05 0.05 V Logic 1 Voltage (IOH = 0.5 mA) Full IV 2.8 2.8 V Logic 0 Voltage (IOL = 1.6 mA) Full IV 0.4 0.4 V 1 See the Clock Overview section for more details. 2 Output voltage levels measured with 5 pF load on each output. SWITCHING SPECIFICATIONS AVDD = 5 V, DRVDD = 3 V, unless otherwise noted. Table 4.TestAD9244BST-65AD9244BST-40ParameterTemp Level Min Typ Max Min Typ Max Unit CLOCK INPUT PARAMETERS Maximum Conversion Rate Full VI 65 40 MHz Minimum Conversion Rate Full V 500 500 kHz Clock Period1 Full V 15.4 25 ns Clock Pulse Width High2 Full V 4 4 ns Clock Pulse Width Low2 Full V 4 4 ns Clock Pulse Width High3 Full V 6.9 11.3 ns Clock Pulse Width Low3 Full V 6.9 11.3 ns DATA OUTPUT PARAMETERS Output Delay (tPD)4 Full V 3.5 7 3.5 7 ns Pipeline Delay (Latency) Full V 8 8 Clock cycles Aperture Delay (tA) Full V 1.5 1.5 ns Aperture Uncertainty (Jitter) Full V 0.3 0.3 ps rms Output Enable Delay Full V 15 15 ns OUT-OF-RANGE RECOVERY TIME Full V 2 1 Clock cycles 1 The clock period can be extended to 2 μs with no degradation in specified performance at 25°C. 2 With duty cycle stabilizer enabled. 3 With duty cycle stabilizer disabled. 4 Measured from clock 50% transition to data 50% transition with 5 pF load on each output. N + 2N + 3N + 1N + 4NN + 5ANALOG INPUTN + 6N + 9N + 7N + 8tACLOCKDATA OUTN – 9N – 8N – 7N – 6N – 5N – 4N – 3N – 2N – 1NN + 1tPD 02404-002 Figure 2. Input Timing Rev. C | Page 6 of 36 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM PRODUCT HIGHLIGHTS TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS DC SPECIFICATIONS AC SPECIFICATIONS DIGITAL SPECIFICATIONS SWITCHING SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS EXPLANATION OF TEST LEVELS ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TERMINOLOGY TYPICAL APPLICATION CIRCUITS TYPICAL PERFORMANCE CHARACTERISTICS THEORY OF OPERATION ANALOG INPUT AND REFERENCE OVERVIEW ANALOG INPUT OPERATION Single-Ended Input Configuration Differentially Driving the Analog Inputs REFERENCE OPERATION Pin-Programmable Reference Resistor-Programmable Reference Using an External Reference Digital Outputs Data Format Select (DFS) Digital Output Driver Considerations DIGITAL INPUTS AND OUTPUTS Out of Range (OTR) Digital Output Enable Function (OEB) Clock Overview Clock Input Modes Clock Input Considerations Clock Power Dissipation Clock Stabilizer (DCS) Grounding and Decoupling Analog and Digital Grounding Analog Supply Decoupling Digital Supply Decoupling Reference Decoupling CML VR EVALUATION BOARD ANALOG INPUT CONFIGURATION REFERENCE CONFIGURATION CLOCK CONFIGURATION OUTLINE DIMENSIONS ORDERING GUIDE