AD9244PIN CONFIGURATION AND FUNCTION DESCRIPTIONS–+FTFTFBFBFGNDEFVRVINVINCMLNICDCSREREREREREVR48 47 4645 44 43 4241 40 39 38 37AGND 136SENSEPIN 1AGND235 DFSAVDD 334AVDDAVDD433 AGNDAGND532 AGNDAD9244CLK–631TOP VIEWAVDDCLK+7(Not to Scale)30 DGNDNIC829 DRVDDOEB 928OTRD0 (LSB) 1027 D13 (MSB)D1 1126 D12D2 1225 D1113 141516 17 18 19 20 21 2223 240D3DDD4D5D6D7D8D9DDD1DGNDDGNDDRVDRV 02404-003 Figure 3. Pin Configuration Table 7. Pin Function Descriptions Pin No.MnemonicDescription 1, 2, 5, 32, 33 AGND Analog Ground. 3, 4, 31, 34 AVDD Analog Supply Voltage. 6, 7 CLK–, CLK+ Differential Clock Inputs. 8, 44 NIC No Internal Connection. 9 OEB Digital Output Enable (Active Low). 10 D0 (LSB) Least Significant Bit, Digital Output. 11 to 13, D1 to D3, Digital Outputs. 16 to 21, D4 to D9, 24 to 26 D10 to D12 14, 22, 30 DGND Digital Ground. 15, 23, 29 DRVDD Digital Supply Voltage. 27 D13 (MSB) Most Significant Bit, Digital Output. 28 OTR Out-of-Range Indicator (Logic 1 Indicates OTR). 35 DFS Data Format Select. Connect to AGND for straight binary, AVDD for twos complement. 36 SENSE Internal Reference Control. 37 VREF Internal Reference. 38 REFGND Reference Ground. 39 to 42 REFB, REFT Internal Reference Decoupling. 43 DCS 50% Duty Cycle Stabilizer. Connect to AVDD to activate 50% duty cycle stabilizer, AGND for external control of both clock edges. 45 CML Common-Mode Reference (0.5 × AVDD). 46, 47 VIN+, VIN– Differential Analog Inputs. 48 VR Internal Bias Decoupling. Rev. C | Page 8 of 36 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM PRODUCT HIGHLIGHTS TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS DC SPECIFICATIONS AC SPECIFICATIONS DIGITAL SPECIFICATIONS SWITCHING SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS EXPLANATION OF TEST LEVELS ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TERMINOLOGY TYPICAL APPLICATION CIRCUITS TYPICAL PERFORMANCE CHARACTERISTICS THEORY OF OPERATION ANALOG INPUT AND REFERENCE OVERVIEW ANALOG INPUT OPERATION Single-Ended Input Configuration Differentially Driving the Analog Inputs REFERENCE OPERATION Pin-Programmable Reference Resistor-Programmable Reference Using an External Reference Digital Outputs Data Format Select (DFS) Digital Output Driver Considerations DIGITAL INPUTS AND OUTPUTS Out of Range (OTR) Digital Output Enable Function (OEB) Clock Overview Clock Input Modes Clock Input Considerations Clock Power Dissipation Clock Stabilizer (DCS) Grounding and Decoupling Analog and Digital Grounding Analog Supply Decoupling Digital Supply Decoupling Reference Decoupling CML VR EVALUATION BOARD ANALOG INPUT CONFIGURATION REFERENCE CONFIGURATION CLOCK CONFIGURATION OUTLINE DIMENSIONS ORDERING GUIDE