Datasheet PESD4V0Z2BCDF (Nexperia) - 7

FabricanteNexperia
DescripciónExtremely low clamping low capacitance ESD protection
Páginas / Página12 / 7 — Nexperia. PESD4V0Z2BCDF. Extremely low clamping low capacitance ESD …
Revisión17082020
Formato / tamaño de archivoPDF / 292 Kb
Idioma del documentoInglés

Nexperia. PESD4V0Z2BCDF. Extremely low clamping low capacitance ESD protection. 10. Application information

Nexperia PESD4V0Z2BCDF Extremely low clamping low capacitance ESD protection 10 Application information

Línea de modelo para esta hoja de datos

Versión de texto del documento

Nexperia PESD4V0Z2BCDF Extremely low clamping low capacitance ESD protection 10. Application information
The device is designed for the protection of two signal lines from surge pulses and ESD damage. The device is suitable on lines where the signal polarities are both, positive and negative with respect to ground. The device uses an advanced clamping structure showing a negative dynamic resistance. This snap-back behavior strongly reduces the clamping voltage system behind the ESD protection during an ESD event. Do not connect unlimited DC current sources to the data lines to avoid keeping the ESD protection device snap-back state after exceeding breakdown voltage (due to an ESD pulse for instance). lines to be protected ESD protection diode GND aaa-030287
Fig. 11. Application diagram Circuit board layout and protection device placement
Circuit board layout is critical for the suppression of ESD, Electrical Fast Transient (EFT) and surge transients. The following guidelines are recommended:
1.
Place the device as close to the input terminal or connector as possible.
2.
Minimize the path length between the device and the protected line.
3.
Keep parallel signal paths to a minimum.
4.
Avoid running protected conductors in parallel with unprotected conductors.
5.
Minimize all Printed-Circuit Board (PCB) conductive loops including power and ground loops.
6.
Minimize the length of the transient return path to ground.
7.
Avoid using shared transient return paths to a common ground point.
8.
Use ground planes whenever possible. For multilayer PCBs, use ground vias. PESD4V0Z2BCDF All information provided in this document is subject to legal disclaimers. © Nexperia B.V. 2020. All rights reserved
Product data sheet 17 August 2020 7 / 12
Document Outline 1. General description 2. Features and benefits 3. Applications 4. Quick reference data 5. Pinning information 6. Ordering information 7. Marking 8. Limiting values 9. Characteristics 10. Application information 11. Package outline 12. Soldering 13. Revision history 14. Legal information Contents