link to page 18 link to page 25 link to page 27 link to page 28 link to page 29 link to page 30 link to page 33 link to page 33 link to page 34 link to page 34 link to page 35 link to page 35 link to page 36 link to page 36 link to page 37 link to page 37 link to page 37 link to page 37 link to page 38 link to page 38 link to page 38 link to page 39 link to page 39 link to page 39 link to page 43 link to page 44 link to page 44 link to page 45 link to page 46 link to page 48 link to page 48 link to page 48 List of Figures List of Figures Figure 3-1 GW1NRF Architecture Overview .. 9 Figure 3-2 RF Transceiver Block Diagram ... 16 Figure 3-3 CFU View.. 18 Figure 3-4 Register in CLS .. 19 Figure 3-5 IOB Structure View ... 20 Figure 3-6 GW1NRF I/O Bank Distribution .. 21 Figure 3-7 True LVDS Design .. 24 Figure 3-8 I/O Logic Output ... 24 Figure 3-9 I/O Logic Input .. 25 Figure 3-10 IODELAY .. 25 Figure 3-11 Register Structure in I/O Logic.. 26 Figure 3-12 IEM Structure .. 26 Figure 3-13 I/O Logic in Basic Mode.. 27 Figure 3-14 I/O Logic in SDR Mode ... 27 Figure 3-15 I/O Logic in DDR Input Mode ... 28 Figure 3-16 I/O Logic in DDR Output Mode ... 28 Figure 3-17 I/O Logic in IDES10 Mode .. 28 Figure 3-18 I/O Logic in OSER4 Mode .. 28 Figure 3-19 I/O Logic in IVideo Mode .. 29 Figure 3-20 I/O Logic in OVideo Mode .. 29 Figure 3-21 I/O Logic in IDES8 Mode .. 29 Figure 3-22 I/O Logic in OSER8 Mode .. 30 Figure 3-23 I/O Logic in IDES10 Mode .. 30 Figure 3-24 I/O Logic in OSER10 Mode .. 30 Figure 3-25 Single Port Block Memory .. 34 Figure 3-26 Dual Port Block Memory ... 35 Figure 3-27 Semi Dual Port Block Memory ... 35 Figure 3-28 ROM Block Memory ... 36 Figure 3-29 Pipeline Mode in Single Port, Dual Port and Semi Dual Port ... 37 Figure 3-30 Independent Clock Mode ... 39 Figure 3-31 Read/Write Clock Mode .. 39 Figure 3-32 Single Port Clock Mode .. 39 DS891-1.0E iii Document Outline Disclaimer Revision History Contents List of Figures List of Tables 1 About This Guide 1.1 Purpose 1.2 Supported Products 1.3 Related Documents 1.4 Abbreviations and Terminology 1.5 Support and Feedback 2 General Description 2.1 Features 2.2 Product Resources 2.3 Package Information 3 Architecture 3.1 Architecture Overview 3.2 SoC System FPU Memories Security Peripherals 3.2.1 Bluetooth Module Bluetooth Controller Mode Bluetooth Companion Mode Bluetooth Application Mode 3.2.2 Timers 3.2.3 Power Management DC DC Switching Power Supply Supply Monitoring 3.2.4 RF Description 3.2.5 Operating Modes 3.2.6 Software Development 3.3 Configurable Function Unit 3.3.1 CLU Register 3.3.2 CRU 3.4 IOB 3.4.1 I/O Buffer 3.4.2 True LVDS Design 3.4.3 I/O Logic IODELAY I/O Register IEM De-serializer DES and Clock Domain Transfer Serializer SER 3.4.4 I/O Logic Modes Basic Mode SDR Mode Generic DDR Mode IDES4 OSER4 Mode IVideo Mode OVideo Mode IDES8 Mode OSER8 Mode IDES10 Mode OSER10 Mode 3.5 Block SRAM (B-SRAM) 3.5.1 Introduction 3.5.2 Configuration Mode 3.5.3 Mixed Data Bus Width Configuration 3.5.4 Byte-enable 3.5.5 Parity Bit 3.5.6 Synchronous operation 3.5.7 Power up Conditions 3.5.8 Operation Modes Single Port Mode Dual Port Mode Semi-Dual Port Mode Read Only 3.5.9 B-SRAM Operation Modes Read Mode Pipeline Mode Bypass Mode Write Mode 3.5.10 Clock Operations Independent Clock Mode Read/Write Clock Operation Single Port Clock Mode 3.6 User Flash 3.6.1 Introduction 3.6.2 User Flash Ports 3.6.3 User Flash Mode Truth Table User Modes 3.7 DSP 3.7.1 Introduction Macro PADD MULT ALU 3.7.2 DSP Operations 3.8 Clock 3.8.1 Global Clock 3.8.2 PLL 3.8.3 HCLK 3.8.4 DLL 3.9 Long Wire (LW) 3.10 Global Set/Reset (GSR) 3.11 Programming Configuration 3.11.1 SRAM Configuration 3.11.2 Flash Configuration 3.12 On Chip Oscillator 4 AC/DC Characteristics 4.1 Operating Conditions 4.2 ESD 4.3 DC Characteristics 4.3.1 Static Current 4.3.2 RF Parameters 4.3.3 I/O Characteristics 4.4 Switching Characteristics 4.4.1 Internal Switching Characteristics 4.4.2 External Switching Characteristics 4.5 User Flash Characteristics 4.5.1 DC Characteristics1 4.5.2 Timing Parameters1,5,6 4.5.3 Operation Timing Diagrams 4.6 Configuration Interface Timing Specification 4.6.1 JTAG Port Timing Specifications 4.6.2 AUTO BOOT Port Timing Specifications 4.6.3 SSPI Port Timing Specifications 4.6.4 MSPI Port Timing Specifications 4.6.5 DUAL BOOT 4.6.6 CPU 4.6.7 SERIAL 5 Ordering Information 5.1 Part Name 5.2 Package Mark