Datasheet ADRF6516 (Analog Devices) - 5

FabricanteAnalog Devices
Descripción31 MHz, Dual Programmable Filters and Variable Gain Amplifiers
Páginas / Página29 / 5 — Data Sheet. ADRF6516. TIMING DIAGRAMS. CLK. tLH. tLS. tDS. tDH. DATA. …
RevisiónC
Formato / tamaño de archivoPDF / 1.1 Mb
Idioma del documentoInglés

Data Sheet. ADRF6516. TIMING DIAGRAMS. CLK. tLH. tLS. tDS. tDH. DATA. WRITE BIT. LSB. MSB. MSB - 2

Data Sheet ADRF6516 TIMING DIAGRAMS CLK tLH tLS tDS tDH DATA WRITE BIT LSB MSB MSB - 2

Línea de modelo para esta hoja de datos

Versión de texto del documento

Data Sheet ADRF6516 TIMING DIAGRAMS t t CLK PW CLK tLH tLS LE tDS tDH DATA WRITE BIT LSB B2 B3 B4 B5 B6 B7 MSB MSB - 2 NOTES 1. THE FIRST DATA BIT DETERMINES WHETHER THE PART IS WRITING TO OR READING FROM THE INTERNAL 8-BIT REGISTER. FOR A WRITE OPERATION, THE FIRST BIT SHOULD BE A LOGIC 1. THE 8-BIT WORD IS THEN WRITTEN TO THE DATA PIN ON CONSECUTIVE RISING
003
EDGES OF THE CLOCK.
09422- Figure 2. Write Mode Timing Diagram
t t CLK PW tD CLK tLH tLS LE tDS tDH DATA READ BIT DON’T CARE DON’T CARE DON’T CARE DON’T CARE DON’T CARE DON’T CARE DO DO N’T N'T CARE CARE DON’T CARE SDO LSB B2 B3 B4 B5 B6 B7 MSB NOTES 1. THE FIRST DATA BIT DETERMINES WHETHER THE PART IS WRITING TO OR READING FROM THE INTERNAL 8-BIT REGISTER. FOR A READ OPERATION, THE FIRST BIT SHOULD BE A LOGIC 0. THE 8-BIT WORD IS THEN REGISTERED AT THE SDO PIN ON CONSECUTIVE FALLING EDGES
004
OF THE CLOCK.
09422- Figure 3. Read Mode Timing Diagram Rev. C | Page 5 of 29 Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM GENERAL DESCRIPTION TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS TIMING DIAGRAMS ABSOLUTE MAXIMUM RATINGS ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS REGISTER MAP AND CODES THEORY OF OPERATION INPUT BUFFERS PROGRAMMABLE FILTERS VARIABLE GAIN AMPLIFIERS (VGAs) OUTPUT BUFFERS/ADC DRIVERS DC OFFSET COMPENSATION LOOP PROGRAMMING THE FILTERS AND GAINS NOISE CHARACTERISTICS DISTORTION CHARACTERISTICS MAXIMIZING THE DYNAMIC RANGE KEY PARAMETERS FOR QUADRATURE-BASED RECEIVERS APPLICATIONS INFORMATION BASIC CONNECTIONS SUPPLY DECOUPLING INPUT SIGNAL PATH OUTPUT SIGNAL PATH DC OFFSET COMPENSATION LOOP ENABLED COMMON-MODE BYPASSING SERIAL PORT CONNECTIONS ENABLE/DISABLE FUNCTION ERROR VECTOR MAGNITUDE (EVM) PERFORMANCE EVM TEST SETUP EFFECT OF FILTER BANDWIDTH ON EVM EFFECT OF OUTPUT VOLTAGE LEVELS ON EVM EFFECT OF COFS VALUE ON EVM EVALUATION BOARD EVALUATION BOARD CONTROL SOFTWARE SCHEMATICS AND ARTWORK OUTLINE DIMENSIONS ORDERING GUIDE