Datasheet AD9284 (Analog Devices) - 6

FabricanteAnalog Devices
Descripción8-Bit, 250 MSPS, 1.8 V Dual Analog-to-Digital Converter (ADC)
Páginas / Página24 / 6 — AD9284. Data Sheet. SWITCHING SPECIFICATIONS. Table 4. Parameter …
RevisiónA
Formato / tamaño de archivoPDF / 1.4 Mb
Idioma del documentoInglés

AD9284. Data Sheet. SWITCHING SPECIFICATIONS. Table 4. Parameter Temperature. Min. Typ. Max. Unit. SPI TIMING SPECIFICATIONS

AD9284 Data Sheet SWITCHING SPECIFICATIONS Table 4 Parameter Temperature Min Typ Max Unit SPI TIMING SPECIFICATIONS

Línea de modelo para esta hoja de datos

Versión de texto del documento

link to page 6
AD9284 Data Sheet SWITCHING SPECIFICATIONS
AVDD = 1.8 V, DRVDD = 1.8 V, maximum sample rate, −1.0 dBFS differential input, 1.0 V internal reference, unless otherwise noted.
Table 4. Parameter Temperature Min Typ Max Unit
CLOCK INPUT PARAMETERS Input Clock Rate Full 30 250 MHz CLK Period (tCLK) Full 4 ns CLK Pulse Width High (tCH) Full 2 ns DATA OUTPUT PARAMETERS Data Propagation Delay (tPD) 3.7 ns DCO Propagation Delay (tDCO) Full 3.7 ns DCO to Data Skew (tSKEW) Full −280 −60 +100 ps Pipeline Delay (Latency) Full 10.5 Cycles Aperture Delay (tA) Full 1.0 ns Aperture Uncertainty (Jitter, tJ) Full 0.1 ps rms Wake-Up Time1 Full 500 μs OUT-OF-RANGE RECOVERY TIME Full 2 Cycles 1 Wake-up time is dependent on the value of the decoupling capacitors.
SPI TIMING SPECIFICATIONS Table 5. Parameter Description Min Typ Max Unit
SPI TIMING REQUIREMENTS tDS Setup time between the data and the rising edge of SCLK 2 ns tDH Hold time between the data and the rising edge of SCLK 2 ns tCLK Period of the SCLK 40 ns tS Setup time between CSB and SCLK 2 ns tH Hold time between CSB and SCLK 2 ns tHIGH SCLK pulse width high 10 ns tLOW SCLK pulse width low 10 ns tEN_SDIO Time required for the SDIO pin to switch from an input 10 ns to an output relative to the SCLK falling edge tDIS_SDIO Time required for the SDIO pin to switch from an output 10 ns to an input relative to the SCLK rising edge
Timing Diagram M – 1 M + 4 M + 5 M VIN±A M + 3 tA M + 1 N – 1 M + 2 N + 4 N + 5 N VIN±B N + 3 N + 1 N + 2 tCH tCLK CLK+ CLK– tDCO DCO+, DCO– CH A, CH B tSKEW DATA CH A, CH B N – 11 M – 10 N – 10 M – 9 N – 9 M – 8 N – 8 M – 7 N – 7
002
t
85-
PD
090 Figure 2. Output Data Timing Rev. A | Page 6 of 24 Document Outline Features Applications General Description Product Highlights Functional Block Diagram Revision History Specifications DC Specifications AC Specifications Digital Specifications Switching Specifications SPI Timing Specifications Timing Diagram Absolute Maximum Ratings Thermal Resistance ESD Caution Pin Configuration and Function Descriptions Typical Performance Characteristics Equivalent Circuits Theory of Operation ADC Architecture Analog Input Considerations Differential Input Configurations Voltage Reference RBIAS Clock Input Considerations Clock Input Options Digital Outputs Digital Output Enable Function () Built-In Self-Test (BIST) and Output Test Built-In Self-Test (BIST) Output Test Modes Serial Port Interface (SPI) Configuration Using the SPI Hardware Interface Configuration Without the SPI SPI Accessible Features Memory Map Reading the Memory Map Register Table Open Locations Default Values Logic Levels Transfer Register Map Channel-Specific Registers Memory Map Register Table Memory Map Register Descriptions Voltage Reference (Register 0x18) Bits[7:5]—Reserved Bits[4:0]—Voltage Reference Applications Information Design Guidelines Power and Ground Recommendations Exposed Paddle Thermal Heat Sink Recommendations VCM RBIAS Reference Decoupling SPI Port Outline Dimensions Ordering Guide