33 /9 — ADXRS453. Data Sheet. EN C. RCE E. PER. ERROR (%). °/sec). 0.1. NCE. ARI. …
Revisión
B
Formato / tamaño de archivo
PDF / 833 Kb
Idioma del documento
Inglés
ADXRS453. Data Sheet. EN C. RCE E. PER. ERROR (%). °/sec). 0.1. NCE. ARI. N V. 0.01. 0.001. 100. 000. 00001. 0000. 0000001. AVERAGING TIME (Hours). T (. R (
ADXRS453Data Sheet30454025))%35((%NNIO20IOT30AATLULPU25PO15OPPFF20OOT10NT15EN CRCE E10PERP5500 2 5 –3–2–10123–3–2–10123 -01 -01 55 155 ERROR (%)ERROR (%) 091 09 Figure 11. SOIC_CAV Sensitivity Drift over Temperature Figure 14. LCC_V Sensitivity Drift over Temperature 11°/sec)°/sec)(0.1(0.1NCENCEAAARIARIN VN VAALL0.01AL0.01ALTTOORORO0.0010.0011110111001010.100110100010.100000100000010000.0010.100 13 000010.0010. 16 00000. 0 00000. 0 0000001 5- 0. 5- 0.0.00000010.0.AVERAGING TIME (Hours) 915 0.AVERAGING TIME (Hours) 915 0 0 Figure 12. Typical Root Allan Variance at 40°C Figure 15. Typical Root Allan Variance at 105°C 332211°/sec))T (%U0R (0TP URRO ELL O U–1–1N–2–2–3–3–50–30–101030507090110130 014 –50–30–101030507090110130 017 55- 55- TEMPERATURE (°C)TEMPERATURE (°C) 091 091 Figure 13. Null Output over Temperature, 16 Devices Soldered on PCB Figure 16. Sensitivity over Temperature, 16 Devices Soldered on PCB Rev. B | Page 8 of 32 Document Outline Features Applications General Description Functional Block Diagram Revision History Specifications Absolute Maximum Ratings Thermal Resistance Rate Sensitive Axis ESD Caution Pin Configurations and Function Descriptions Typical Performance Characteristics Theory of Operation Continuous Self-Test Mechanical Performance Noise Performance Applications Information Calibrated Performance Mechanical Considerations for Mounting Application Circuits ADXRS453 Signal Chain Timing SPI Communication Protocol Command/Response Device Data Latching SPI Timing Characteristics Command/Response Bit Definitions SQ2 to SQ0 Bits SM2 to SM0 Bits A8 to A0 Bits D15 to D0 Bits P Bit SPI Bit RE Bit DU Bit ST1 and ST0 Bits P0 Bit P1 Bit Fault Register Bit Definitions Fail Bit AMP Bit OV Bit UV Bit PLL Bit Q Bit NVM Bit POR Bit PWR Bit CST Bit CHK Bit Recommended Start-Up Sequence with CHK Bit Assertion Rate Data Format Memory Map and Registers Memory Map Memory Register Definitions Rate (RATEx) Registers Temperature (TEMx) Registers Low CST (LOCSTx) Registers High CST (HICSTx) Registers Quad Memory (QUADx) Registers Fault (FAULTx) Registers Part ID (PIDx) Registers Serial Number (SNx) Registers Package Orientation and Layout Information Solder Profile Package Marking Codes Outline Dimensions Ordering Guide