link to page 6 link to page 6 Data SheetADXL375SOLDERING PROFILE Figure 2 and Table 4 provide information about the recommended soldering profile. CRITICAL ZONEtPTL TO TPTPRAMP-UPTLTtLURESMAXT ATSMINEMPER TtSPREHEATRAMP-DOWNt25°C TO PEAK 015 TIME 1669- 1 Figure 2. Recommended Soldering Profile Table 4. Recommended Soldering Profile Limits1, 2 Profile FeatureSn63/Pb37Pb-Free Average Ramp Rate (TL to TP) 3°C/sec maximum 3°C/sec maximum Preheat Minimum Temperature (TSMIN) 100°C 150°C Maximum Temperature (TSMAX) 150°C 200°C Time from TSMIN to TSMAX (tS) 60 sec to 120 sec 60 sec to 180 sec Ramp-Up Rate (TSMAX to TL) 3°C/sec maximum 3°C/sec maximum Liquidous Temperature (TL) 183°C 217°C Time Maintained Above TL (tL) 60 sec to 150 sec 60 sec to 150 sec Peak Temperature (TP) 240°C +0°C/−5°C 260°C +0°C/−5°C Time Within 5°C of Actual TP (tP) 10 sec to 30 sec 20 sec to 40 sec Ramp-Down Rate 6°C/sec maximum 6°C/sec maximum Time 25°C (t25°C) to Peak Temperature 6 minutes maximum 8 minutes maximum 1 Based on JEDEC Standard J-STD-020D.1. 2 For best results, the soldering profile should be in accordance with the recommendations of the manufacturer of the solder paste used. Rev. B | Page 5 of 32 Document Outline Features Applications General Description Functional Block Diagram Table of Contents Revision History Specifications Absolute Maximum Ratings Thermal Resistance ESD Caution Soldering Profile Pin Configuration and Function Descriptions Typical Performance Characteristics Theory of Operation Power Sequencing Current Consumption and Output Data Rate Power Saving Modes Low Power Mode Autosleep Mode Standby Mode FIFO Buffer Bypass Mode FIFO Mode Stream Mode Trigger Mode Retrieving Data from the FIFO Buffer Self-Test Interrupts Enabling and Disabling Interrupts Clearing Interrupts Bits in the Interrupt Registers DATA_READY Bit SINGLE_SHOCK Bit DOUBLE_SHOCK Bit Activity Bit Inactivity Bit Watermark Bit Overrun Bit Serial Communications SPI Mode Preventing Bus Traffic Errors I2C Mode Register Map Register Descriptions Register 0x00—DEVID (Read Only) Register 0x1D—THRESH_SHOCK (Read/Write) Register 0x1E, Register 0x1F, Register 0x20—OFSX, OFSY, OFSZ (Read/Write) Register 0x21—DUR (Read/Write) Register 0x22—Latent (Read/Write) Register 0x23—Window (Read/Write) Register 0x24—THRESH_ACT (Read/Write) Register 0x25—THRESH_INACT (Read/Write) Register 0x26—TIME_INACT (Read/Write) Register 0x27—ACT_INACT_CTL (Read/Write) ACT AC/DC and INACT AC/DC Bits ACT_x Enable and INACT_x Enable Bits Register 0x2A—SHOCK_AXES (Read/Write) Suppress Bit SHOCK_x Enable Bits Register 0x2B—ACT_SHOCK_STATUS (Read Only) ACT_x Source and SHOCK_x Source Bits Asleep Bit Register 0x2C—BW_RATE (Read/Write) LOW_POWER Bit Rate Bits Register 0x2D—POWER_CTL (Read/Write) Link Bit AUTO_SLEEP Bit Measure Bit Sleep Bit Wakeup Bits Register 0x2E—INT_ENABLE (Read/Write) Register 0x2F—INT_MAP (Read/Write) Register 0x30—INT_SOURCE (Read Only) Register 0x31—DATA_FORMAT (Read/Write) SELF_TEST Bit SPI Bit INT_INVERT Bit Justify Bit Register 0x32 to Register 0x37—DATAX0, DATAX1, DATAY0, DATAY1, DATAZ0, DATAZ1 (Read Only) Register 0x38—FIFO_CTL (Read/Write) FIFO_MODE Bits Trigger Bit Samples Bits Register 0x39—FIFO_STATUS (Read Only) FIFO_TRIG Bit Entries Bits Applications Information Power Supply Decoupling Mechanical Considerations for Mounting Shock Detection Threshold Detection and Bandwidth Link Mode Sleep Mode vs. Low Power Mode Offset Calibration Data Formatting at Output Data Rates of 3200 Hz and 1600 Hz Using Self-Test Axes of Acceleration Sensitivity Layout and Design Recommendations Package Information Outline Dimensions Ordering Guide