LTC4305 UOPERATIOControl Register Bit DefinitionsRegister 0 (00h)Register 1 (01h)BIT NAMETYPE* DESCRIPTIONBITNAMETYPE* DESCRIPTION d7 Downstream R Indicates if upstream bus is connected d7 Upstream R/W Activates upstream rise time Connected to any downstream buses Accelerators accelerator currents 0 = upstream bus disconnected from Enable 0 = upstream rise time accelerator all downstream buses currents inactive (default) 1 = upstream bus connected to one or 1 = upstream rise time accelerator more downstream buses currents active d6 ALERT1 Logic State R Logic state of ALERT1 pin, noninverting d6 Downstream R/W Activates downstream rise time d5 ALERT2 Logic State R Logic state of ALERT2 pin, noninverting Accelerators accelerator currents Enable 0 = downstream rise time accelerator d4 Reserved R Not Used currents inactive (default) d3 Reserved R Not Used 1 = downstream rise time accelerator d2 Failed Connection R Indicates if an attempt to connect to a currents active Attempt downstream bus failed because the d5-d0 Reserved R Not Used “Connection Requirement” bit in * For Type, “R/W” = Read Write, “R” = Read Only Register 2 was low and the downstream bus was low 0 = Failed connection attempt occurred 1 = No failed attempts at connection occurred d1 Latched Timeout R Latched bit indicating if a timeout has occurred and has not yet been cleared. 0 = no latched timeout 1 = latched timeout d0 Timeout Real Time R Indicates real-time status of Stuck Low Timeout Circuitry 0 = no timeout is occurring 1 = timeout is occurring Note: Masters write to Register 0 to reset the fault circuitry after a fault has occurred and been resolved. Because Register 0 is Read-Only, no other functionality is affected. * For Type, “R/W” = Read Write, “R” = Read Only 4305f 8