Datasheet AD9142 (Analog Devices) - 3

FabricanteAnalog Devices
DescripciónDual, 16-Bit, 1600 MSPS, TxDAC+ Digital-to-Analog Converter
Páginas / Página65 / 3 — AD9142. Data Sheet. TABLE OF CONTENTS
Formato / tamaño de archivoPDF / 1.2 Mb
Idioma del documentoInglés

AD9142. Data Sheet. TABLE OF CONTENTS

AD9142 Data Sheet TABLE OF CONTENTS

Línea de modelo para esta hoja de datos

Versión de texto del documento

link to page 1 link to page 1 link to page 1 link to page 1 link to page 4 link to page 5 link to page 6 link to page 6 link to page 7 link to page 8 link to page 8 link to page 8 link to page 9 link to page 10 link to page 10 link to page 10 link to page 11 link to page 13 link to page 18 link to page 19 link to page 19 link to page 19 link to page 19 link to page 21 link to page 21 link to page 21 link to page 21 link to page 21 link to page 23 link to page 24 link to page 25 link to page 25 link to page 25 link to page 27 link to page 27 link to page 29 link to page 30 link to page 30 link to page 30 link to page 31 link to page 31 link to page 32 link to page 32 link to page 33 link to page 33 link to page 33 link to page 34 link to page 34 link to page 35 link to page 35 link to page 35 link to page 36 link to page 37 link to page 37 link to page 37 link to page 37 link to page 38 link to page 38 link to page 38 link to page 38 link to page 39 link to page 39 link to page 40 link to page 41 link to page 42 link to page 43 link to page 45 link to page 45 link to page 45 link to page 45 link to page 46 link to page 46 link to page 46 link to page 47 link to page 47 link to page 47 link to page 48 link to page 48 link to page 48 link to page 49
AD9142 Data Sheet TABLE OF CONTENTS
Features .. 1 Input Signal Power Detection and Protection .. 30 Applications ... 1 Transmit Enable Function ... 31 General Description ... 1 Digital Function Configuration ... 31 Product Highlights ... 1 Multidevice Synchronization and Fixed Latency ... 32 Revision History ... 3 Very Smal Inherent Latency Variation ... 32 Functional Block Diagram .. 4 Further Reducing the Latency Variation ... 32 Specifications ... 5 Synchronization Implementation .. 33 DC Specifications ... 5 Synchronization Procedures ... 33 Digital Specifications ... 6 Interrupt Request Operation .. 34 DAC Latency Specifications .. 7 Interrupt Working Mechanism .. 34 Latency Variation Specifications .. 7 Interrupt Service Routine .. 34 AC Specifications .. 7 Temperature Sensor ... 35 Operating Speed Specifications .. 8 DAC Input Clock Configurations .. 36 Absolute Maximum Ratings ... 9 Driving the DACCLK and REFCLK Inputs ... 36 Thermal Resistance .. 9 Direct Clocking .. 36 ESD Caution .. 9 Clock Multiplication .. 36 Pin Configuration and Function Descriptions ... 10 PLL Settings .. 37 Typical Performance Characteristics ... 12 Configuring the VCO Tuning Band .. 37 Terminology .. 17 Automatic VCO Band Select .. 37 Serial Port Operation ... 18 Manual VCO Band Select ... 37 Data Format .. 18 Analog Outputs... 38 Serial Port Pin Descriptions .. 18 Transmit DAC Operation .. 38 Serial Port Options ... 18 Interfacing to Modulators ... 39 Data Interface .. 20 Reducing LO Leakage and Unwanted Sidebands .. 40 LVDS Input Data Ports .. 20 Example Start-Up Routine .. 41 Word Interface Mode ... 20 Device Configuration Register Map and Description ... 42 Byte Interface Mode ... 20 SPI Configure Register .. 44 Data Interface Configuration Options .. 20 Power-Down Control Register ... 44 Interface Delay Line ... 22 Interrupt Enable0 Register .. 44 FIFO Operation .. 23 Interrupt Enable1 Register .. 44 Resetting the FIFO ... 24 Interrupt Flag0 Register ... 45 Serial Port Initiated FIFO Reset ... 24 Interrupt Flag1 Register ... 45 Frame Initiated FIFO Reset ... 24 Interrupt Select0 Register .. 45 Digital Datapath .. 26 Interrupt Select1 Register .. 46 Interpolation Filters ... 26 DAC Clock Receiver Control Register .. 46 Digital Modulation ... 28 Ref Clock Receiver Control Register ... 46 Datapath Configuration .. 29 PLL Control Register ... 47 Digital Quadrature Gain and Phase Adjustment ... 29 PLL Control Register ... 47 DC Offset Adjustment ... 29 PLL Control Register ... 47 Inverse Sinc Filter ... 30 PLL Status Register ... 48 Rev. 0 | Page 2 of 64 Document Outline Features Applications General Description Product Highlights Revision History Functional Block Diagram Specifications DC Specifications Digital Specifications DAC Latency Specifications Latency Variation Specifications0F AC Specifications Operating Speed Specifications Absolute Maximum Ratings Thermal Resistance ESD Caution Pin Configuration and Function Descriptions Typical Performance Characteristics Terminology Serial Port Operation Data Format Serial Port Pin Descriptions Serial Port Options Data Interface LVDS Input Data Ports Word Interface Mode Byte Interface Mode Data Interface Configuration Options LVDS Input Level Requirements Interface Delay Line Interface Timing Requirements SPI Sequence to Enable Delay Line-Based Mode FIFO Operation Resetting the FIFO Serial Port Initiated FIFO Reset Frame Initiated FIFO Reset Monitoring the FIFO Status Digital Datapath Interpolation Filters 2× Interpolation Mode 4× Interpolation Mode 8× Interpolation Mode Digital Modulation fS/4 Modulation NCO Modulation Updating the Frequency Tuning Word SPI Initiated Update Frame Initiated Update Datapath Configuration Digital Quadrature Gain and Phase Adjustment Quadrature Gain Adjustment Quadrature Phase Adjustment DC Offset Adjustment Inverse Sinc Filter Input Signal Power Detection and Protection Transmit Enable Function Digital Function Configuration Multidevice Synchronization and Fixed Latency Very Small Inherent Latency Variation Further Reducing the Latency Variation Set Up and Hold Timing Requirement Synchronization Implementation Synchronization Procedures Synchronization Procedure for PLL Off Synchronization Procedure for PLL On Interrupt Request Operation Interrupt Working Mechanism Interrupt Service Routine Temperature Sensor DAC Input Clock Configurations Driving the DACCLK and REFCLK Inputs Direct Clocking Clock Multiplication PLL Settings Configuring the VCO Tuning Band Automatic VCO Band Select Manual VCO Band Select Automatic Mode Sequence Manual Mode Analog Outputs Transmit DAC Operation Transmit DAC Transfer Function Transmit DAC Output Configurations Interfacing to Modulators Baseband Filter Implementation Reducing LO Leakage and Unwanted Sidebands Example Start-Up Routine Device Configuration and Start-Up Sequence Derived PLL Settings Derived NCO Settings Start-Up Sequence Device Configuration Register Map and Description SPI Configure Register Power-Down Control Register Interrupt Enable0 Register Interrupt Enable1 Register Interrupt Flag0 Register Interrupt Flag1 Register Interrupt Select0 Register Interrupt Select1 Register DAC Clock Receiver Control Register Ref Clock Receiver Control Register PLL Control Register PLL Control Register PLL Control Register PLL Status Register PLL Status Register IDAC FS Adjust LSB Register IDAC FS Adjust MSB Register QDAC FS Adjust LSB Register QDAC FS Adjust MSB Register Die Temperature Sensor Control Register Die Temperature LSB Register Die Temperature MSB Register Chip ID Register Interrupt Configuation Register Sync CTRL Register Frame Reset CTRL Register FIFO Level Configuration Register FIFO Level Readback Register FIFO CTRL Register Data Format Select Register Datapath Control Register Interpolation Control Register Over Threshold CTRL0 Register Over Threshold CTRL1 Register Over Threshold CTRL2 Register Input Power Readback LSB Register Input Power Readback MSB Register NCO Control Register NCO_FREQ_TUNING_WORD0 Register NCO_FREQ_TUNING_WORD1 Register NCO_FREQ_TUNING_WORD2 Register NCO_FREQ_TUNING_WORD3 Register NCO_PHASE_OFFSET0 Register NCO_PHASE_OFFSET1 Register IQ_PHASE_ADJ0 Register IQ_PHASE_ADJ1 Register IDAC_DC_OFFSET0 Register IDAC_DC_OFFSET1 Register QDAC_DC_OFFSET0 Register QDAC_DC_OFFSET1 Register IDAC_GAIN_ADJ Register QDAC_GAIN_ADJ Register Gain Step Control0 Register Gain Step Control1 Register TX Enable Control Register DAC Output Control Register Data Receiver Test Control Register Data Receiver Test Control Register Device Configuration0 Register Version Register Device Configuration1 Register Device Configuration2 Register DAC Latency and System Skews DAC Latency Variations FIFO Latency Variation Clock Generation Latency Variation Correcting System Skews Packaging and Ordering Information Outline Dimensions Ordering Guide