AD7731INPUT CHOPPINGSINC3 FILTERSKIP MODE22-TAP FIR FILTERTHE ANALOG INPUT TO THE PARTTHE FIRST STAGE OF THE DIGITALIN SKIP MODE, THERE IS NOWITH SKIP DISABLED, THE NORMALCAN BE CHOPPED. IN CHOPPING MODE,FILTERING ON THE PART IS THESECOND STAGE OF FILTERING ONOPERATING MODE OF THE SECOND STAGETHE INPUT IS CHOPPEDAND THE OUTPUT OFSINC3 FILTER. THE OUTPUT UPDATETHE PART. THE SINC3 FILTER ISOF THE DIGITAL FILTERING ON THE PART ISTHE FIRST STAGE FILTER IS CHOPPEDRATE AND BANDWIDTH OF THISTHE ONLY FILTERING PERFORMEDA FIXED 22-TAP FIR FILTER. IN SKIP MODE,THIS FIR FILTER IS BYPASSED. WHENREMOVING ERRORS IN THAT PATH.FILTER CAN BE PROGRAMMED. INON THE PART. THIS IS THEFASTSTEP™ MODE IS ENABLED AND ATHE DEFAULT CONDITION ISSKIP MODE, THE SINC3 FILTER ISSECOND STAGE FILTERSTEP INPUT IS DETECTED, THE SECONDCHOPPING DISABLEDTHE ONLY FILTERING PERFORMEDSEE PAGE 25STAGE FILTERING IS PERFORMED BY THEON THE P3T.SEE PAGE 25FAST STEP FILTER UNTIL THE OUTPUT OFTHIS FILTER HAS FULLY SETTLEDSEE PAGE 25SEE PAGE 2622-TAPFIR FILTERPGA &SKIPANALOGSINC3OUTPUTCHOPDIGITALBUFFERSIGMA-DELTACHOPINPUTFILTERSCALINGOUTPUTMODULATORFASTSTEP™FILTERBUFFERPGA & SIGMA-DELTAOUTPUT CHOPPINGFASTSTEP™ FILTEROUTPUT SCALINGYYMODULATORTHE INPUT SIGNAL IS BUFFEREDTHE OUTPUT OF THE FIRST STAGETHE OUTPUT WORD FROM THEON-CHIP BEFORE BEING APPLIEDOF FILTERING ON THE PART CANWHEN FASTSTEP™ MODE ISDIGITAL FILTER IS SCALED BY THETHE PROGRAMMABLE GAINTO THE SAMPLING CAPACITOR OFBE CHOPPED. THE DEFAULTENABLED AND A STEP CHANGE ONCALIBRATION COEFFICIENTSCAPABILITY OF THE PART ISTHE SIGMA DELTA MODULATOR.CONDITION IS CHOPPINGTHE INPUT HAS BEEN DETECTED,BEFORE BEING PROVIDED AS THEINCORPORATED AROUND THETHIS ISOLATES THE SAMPLINGTHE SECOND STAGE FILTERING ISSIGMA DELTA MODULATOR.THEDISABLEDCONVERSION RESULTCAPACITOR CHARGING CURRENTSPERFORMED BY THE FASTSTEP™MODULATOR PROVIDES A HIGH-SEE PAGE 29SEE PAGE 25FILTER UNTIL THE FIR FILTER HASFROM THE ANALOG INPUT PINSFREQUENCY 1-BIT DATA STREAMFULLY SETTLED.TO THE DIGITAL FILTER.SEE PAGE 23SEE PAGE 28SEE PAGE 24 Figure 3. Signal Processing Chain PIN CONFIGURATIONSCLK124 DGNDMCLK IN223 DVDDMCLK OUT322 DINPOL421 DOUTSYNC520 RDYAD7731RESET619 CSTOP VIEWNC718 STANDBY(Not to Scale)AGND817 AIN6AV916 AIN5DDAIN11015 REF IN(–)AIN21114 REF IN(+)AIN3/D1 1213 AIN4/D0NC = NO CONNECTPIN FUNCTION DESCRIPTIONSPinPinNo.MnemonicFunction 1 SCLK Serial Clock. Schmitt-Triggered Logic Input. An external serial clock is applied to this input to transfer serial data to or from the AD7731. This serial clock can be a continuous clock with all data transmitted in a continuous train of pulses. Alternatively, it can be a noncontinuous clock with the information being trans- mitted to or from the AD7731 in smaller batches of data. 2 MCLK IN Master Clock signal for the device. This can be provided in the form of a crystal/resonator or external clock. A crystal/resonator can be tied across the MCLK IN and MCLK OUT pins. Alternatively, the MCLK IN pin can be driven with a CMOS-compatible clock and MCLK OUT left unconnected. The part is specified with a clock input frequency of 4.9152 MHz. REV. 0 REV. A –7– Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM AD7731-SPECIFICATIONS TIMING CHARACTERISTICS ABSOLUTE MAXIMUM RATINGS Ordering Guide ESD Caution PIN CONFIGURATION Pin Function Descriptions TERMINOLOGY OUTPUT NOISE AND RESOLUTION SPECIFICATION Output Noise (CHP = 0, SKIP= 1) Output Noise (CHP = 1, SKIP = 0) ON-CHIP REGISTERS Communications Register (RS2-RS0 = 0, 0, 0) Status Register (RS2-RS0 = 0, 0, 0); Power-On/Reset Status: CX Hex Data Register (RS2-RS0 = 0, 0, 1); Power On/Reset Status: 000000 Hex Mode Register (RS2-RS0 = 0, 1, 0); Power-On/Reset Status: 0174 Hex Filter Register (RS2-RS0 = 0, 1, 1); Power-On/Reset Status: 2002 Hex Offset Calibration Register (RS2-RS0 = 1, 0, 1) Gain Calibration Register (RS2-RS0 = 1, 1, 0) Test Register (RS2-RS0 = 1, 1, 1); Power On/Reset Status: 000000 Hex READING FROM AND WRITING TO THE ON-CHIP REGISTERS CALIBRATION OPERATION SUMMARY CIRCUIT DESCRIPTION ANALOG INPUT Analog Input Channels Buffered Inputs Analog Input Ranges Programmable Gain Amplifier Bipolar/Unipolar Inputs Burnout Currents REFERENCE INPUT Reference Detect SIGMA-DELTA MODULATOR DIGITAL FILTERING Filter Architecture First State Filter/SKIP Mode Enabled (SKIP =1) Nonchop Mode (SKIP =1, CHP = 0) Chop Mode (SKIP = 1, CHP =1) Second Stage Filter Normal FIR Operation (SKIP = 0) Chop Mode (SKIP = 0, CHP =1) Nonchop Mode (SKIP = 1, CHP = 0) FASTStep Mode (SKIP = 0, FAST = 1) CALIBRATION Internal Zero-Scale Calibration Internal Full-Scale Calibration System Zero-Scale Calibration System Full-Scale Calibration Span and Offset Limits Power-Up and Calibration Drift Considerations USING THE AD7731 Clocking and Oscillator Circuit System Synchronization Single-Shot Conversions Reset Input Standby Mode Digital Outputs POWER SUPPLIES Grounding and Layout Evaluting the AD7731 Performance SERIAL INTERFACE Write Operation Read Operation CONFIGURING THE AD7731 MICROCOMPUTER/MICROPROCESSOR INTERFACING AD7731 to 68HC11 Interface AD7731 to 8051 Interface AD7731 to ADSP-2103/ADSP-2105 Interface APPLICATIONS Data Acquisition Programmable Logic Controllers Pressure Measurement Temperature Measurement Bipolar Input Signals PAGE INDEX TABLE INDEX OUTLINE DIMENSIONS