AD9051PIN FUNCTION DESCRIPTIONSPin No.MnemonicDescription 1, 6, 7, 12, 21, 23 GND Ground 2, 8, 11 VD Analog 5 V Power Supply 3 VREFOUT Internal Bandgap Voltage Reference (Nominally 2.5 V) 4 VREFIN Input to Reference Amplifier. Voltage reference for ADC is connected here. 5 BWSEL Bandwidth Select. NC = 130 MHz nominal. +VD = 50 MHz nominal. 9 AINB Complementary Analog Input Pin (Analog Input Bar) 10 AIN Analog Input Pin 13 ENCODE Encode Clock Input to ADC. Internal T/H is placed in hold mode (ADC is encoding) on rising edge of encode signal. 14 OR Out of Range Signal. Logic “0” when analog input is in nominal range. Logic “1” when analog input is out of nominal range. 15 D9 (MSB) Most Significant Bit of ADC Output 16–19 D8–D5 Digital Output Bits of ADC 20, 22 VDD Digital Output Power Supply (Only Used by Digital Outputs) 24–27 D4–D1 Digital Output Bits of ADC 28 D0 (LSB) Least Significant Bit of ADC Output PIN CONFIGURATIONNN + 1N + 2N + 3N + 4N + 5AIN1GND28 D0 (LSB)t2V27 D1AD3VREFOUT26 D2ENCODEtEH tELVREFIN425 D3tPDBWSEL524 D4DIGITAL6GND23 GNDOUTPUTSN – 5N – 4N – 3N – 2N – 1NGND7AD905122 VDDTOP VIEWV8D(Not to Scale) 21 GND Figure 1. Timing Diagram AINB920 VDDAIN 1019 D5VDVDV1118 D6DGND 1217 D712k ⍀ 12k ⍀ ENCODE 1316 D8INPUT BUFFERENCODEOR 14AINB (PIN 9)15 D9 (MSB)(PIN 13)AIN (PIN 10)12k ⍀ 12k ⍀ Analog Input Encode VDD (PINS 20, 22)+3V TO +5VVDD0–D9, ORVREFOUT (PIN 3) Output Stage VREF Figure 2. Equivalent Circuits REV. C –5–