Datasheet AD7949 (Analog Devices) - 7

FabricanteAnalog Devices
Descripción14-Bit, 8-Channel, 250 kSPS PulSAR ADC
Páginas / Página32 / 7 — Data Sheet. AD7949. Table 4. Parameter1. Symbol. Min. Typ. Max. Unit. …
RevisiónF
Formato / tamaño de archivoPDF / 767 Kb
Idioma del documentoInglés

Data Sheet. AD7949. Table 4. Parameter1. Symbol. Min. Typ. Max. Unit. 500µA. IOL. TO SDO. 1.4V. 50pF. IOH. 70% VIO. 30% VIO. tDELAY. 2V OR VIO – 0.5V1

Data Sheet AD7949 Table 4 Parameter1 Symbol Min Typ Max Unit 500µA IOL TO SDO 1.4V 50pF IOH 70% VIO 30% VIO tDELAY 2V OR VIO – 0.5V1

Línea de modelo para esta hoja de datos

Versión de texto del documento

link to page 7 link to page 7
Data Sheet AD7949
VDD = 2.3 V to 4.5 V, VIO = 1.8 V to VDD, all specifications TMIN to TMAX, unless otherwise noted.
Table 4. Parameter1 Symbol Min Typ Max Unit
Conversion Time: CNV Rising Edge to Data Available tCONV 3.2 µs Acquisition Time tACQ 1.8 µs Time Between Conversions tCYC 5 µs Data Write/Read During Conversion tDATA 1.2 µs CNV Pulse Width tCNVH 10 ns SCK Period tSCK tDSDO + 2 ns SCK Low Time tSCKL 12 ns SCK High Time tSCKH 12 ns SCK Falling Edge to Data Remains Valid tHSDO 5 ns SCK Falling Edge to Data Valid Delay tDSDO VIO Above 3 V 24 ns VIO Above 2.7 V 30 ns VIO Above 2.3 V 38 ns VIO Above 1.8 V 48 ns CNV Low to SDO D15 MSB Valid tEN VIO Above 3 V 21 ns VIO Above 2.7 V 27 ns VIO Above 2.3 V 35 ns VIO Above 1.8 V 45 ns CNV High or Last SCK Fal ing Edge to SDO High Impedance tDIS 50 ns CNV Low to SCK Rising Edge tCLSCK 10 ns DIN Valid Setup Time from SCK Rising Edge tSDIN 5 ns DIN Valid Hold Time from SCK Rising Edge tHDIN 5 ns 1 See Figure 2 and Figure 3 for load conditions.
500µA IOL TO SDO 1.4V CL 50pF
002
500µA IOH
07351- Figure 2. Load Circuit for Digital Interface Timing
70% VIO 30% VIO tDELAY tDELAY 2V OR VIO – 0.5V1 2V OR VIO – 0.5V1 0.8V OR 0.5V2 0.8V OR 0.5V2 1 2V IF VIO ABOVE 2.5V, VIO – 0.5V IF VIO BELOW 2.5V.
003
2 0.8V IF VIO ABOVE 2.5V, 0.5V IF VIO BELOW 2.5V.
07351- Figure 3. Voltage Levels for Timing Rev. F | Page 7 of 32 Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM GENERAL DESCRIPTION REVISION HISTORY SPECIFICATIONS TIMING SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS TERMINOLOGY THEORY OF OPERATION OVERVIEW CONVERTER OPERATION TRANSFER FUNCTIONS TYPICAL CONNECTION DIAGRAMS Unipolar or Bipolar Bipolar Single Supply ANALOG INPUTS Input Structure Selectable Low-Pass Filter Input Configurations Sequencer Source Resistance DRIVER AMPLIFIER CHOICE VOLTAGE REFERENCE OUTPUT/INPUT Internal Reference/Temperature Sensor External Reference and Internal Buffer External Reference Reference Decoupling POWER SUPPLY SUPPLYING THE ADC FROM THE REFERENCE DIGITAL INTERFACE READING/WRITING DURING CONVERSION, FAST HOSTS READING/WRITING AFTER CONVERSION, ANY SPEED HOSTS READING/WRITING SPANNING CONVERSION, ANY SPEED HOST CONFIGURATION REGISTER, CFG GENERAL TIMING WITHOUT A BUSY INDICATOR GENERAL TIMING WITH A BUSY INDICATOR CHANNEL SEQUENCER Examples READ/WRITE SPANNING CONVERSION WITHOUT A BUSY INDICATOR READ/WRITE SPANNING CONVERSION WITH A BUSY INDICATOR APPLICATION HINTS LAYOUT EVALUATING AD7949 PERFORMANCE OUTLINE DIMENSIONS ORDERING GUIDE