Datasheet AD9204 (Analog Devices) - 10

FabricanteAnalog Devices
Descripción10-Bit, 20 MSPS/40 MSPS/65 MSPS/80 MSPS, 1.8 V Dual Analog-to-Digital Converter
Páginas / Página37 / 10 — Data Sheet. AD9204. ABSOLUTE MAXIMUM RATINGS Table 6. THERMAL …
RevisiónA
Formato / tamaño de archivoPDF / 1.3 Mb
Idioma del documentoInglés

Data Sheet. AD9204. ABSOLUTE MAXIMUM RATINGS Table 6. THERMAL CHARACTERISTICS. Parameter. Rating. Table 7. Thermal Resistance

Data Sheet AD9204 ABSOLUTE MAXIMUM RATINGS Table 6 THERMAL CHARACTERISTICS Parameter Rating Table 7 Thermal Resistance

Línea de modelo para esta hoja de datos

Versión de texto del documento

link to page 10
Data Sheet AD9204 ABSOLUTE MAXIMUM RATINGS Table 6. THERMAL CHARACTERISTICS Parameter Rating
The exposed paddle is the only ground connection for the chip. AVDD to AGND −0.3 V to +2.0 V The exposed paddle must be soldered to the AGND plane of the DRVDD to AGND −0.3 V to +3.9 V user circuit board. Soldering the exposed paddle to the user VIN+A, VIN+B, VIN−A, VIN−B to AGND −0.3 V to AVDD + 0.2 V board also increases the reliability of the solder joints and CLK+, CLK− to AGND −0.3 V to AVDD + 0.2 V maximizes the thermal capability of the package. SYNC to AGND −0.3 V to DRVDD + 0.3 V VREF to AGND −0.3 V to AVDD + 0.2 V
Table 7. Thermal Resistance
SENSE to AGND −0.3 V to AVDD + 0.2 V
Airflow
VCM to AGND −0.3 V to AVDD + 0.2 V
Velocity
RBIAS to AGND −0.3 V to AVDD + 0.2 V
Package Type (m/sec) θ 1, 2 1, 3 1, 4 JA θJC θJB Unit
CSB to AGND −0.3 V to DRVDD + 0.3 V 64-Lead LFCSP 0 23 2.0 °C/W SCLK/DFS to AGND −0.3 V to DRVDD + 0.3 V 9 mm × 9 mm 1.0 20 12 °C/W SDIO/DCS to AGND −0.3 V to DRVDD + 0.3 V (CP-64-4) 2.5 18 °C/W OEB to AGND −0.3 V to DRVDD + 0.3 V 1 PDWN to AGND −0.3 V to DRVDD + 0.3 V Per JEDEC 51-7, plus JEDEC 25-5 2S2P test board. 2 Per JEDEC JESD51-2 (still air) or JEDEC JESD51-6 (moving air). D0A/D0B Through D13A/D13B to AGND −0.3 V to DRVDD + 0.3 V 3 Per MIL-Std 883, Method 1012.1. DCOA/DCOB to AGND −0.3 V to DRVDD + 0.3 V 4 Per JEDEC JESD51-8 (still air). Operating Temperature Range (Ambient) −40°C to +85°C Typical θJA is specified for a 4-layer PCB with a solid ground Maximum Junction Temperature 150°C plane. As shown in Table 7, airflow improves heat dissipation, Under Bias which reduces θJA. In addition, metal in direct contact with the Storage Temperature Range (Ambient) −65°C to +150°C package leads from metal traces, through holes, ground, and power planes reduces the θJA. Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a
ESD CAUTION
stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability. Rev. A | Page 9 of 36 Document Outline Features Applications Functional Block Diagram Product Highlights Revision History General Description Specifications DC Specifications AC Specifications Digital Specifications Switching Specifications Timing Specifications Absolute Maximum Ratings Thermal Characteristics ESD Caution Pin Configuration and Function Descriptions Typical Performance Characteristics AD9204-80 AD9204-65 AD9204-40 AD9204-20 Equivalent Circuits Theory of Operation ADC Architecture Analog Input Considerations Input Common Mode Differential Input Configurations Single-Ended Input Configuration Voltage Reference Internal Reference Connection External Reference Operation Clock Input Considerations Clock Input Options Input Clock Divider Clock Duty Cycle Jitter Considerations Power Dissipation and Standby Mode Digital Outputs Digital Output Enable Function (OEB) Timing Data Clock Output (DCO) Built-In Self-Test (BIST) and Output Test Built-In Self-Test (BIST) Output Test Modes Channel/Chip Synchronization Serial Port Interface (SPI) Configuration Using the SPI Hardware Interface Configuration Without the SPI SPI Accessible Features Memory Map Reading the Memory Map Register Table Open Locations Default Values Logic Levels Transfer Register Map Channel-Specific Registers Memory Map Register Descriptions Sync Control (Register 0x100) Bits[7:3]—Reserved Bit 2—Clock Divider Next Sync Only Bit 1—Clock Divider Sync Enable Bit 0—Master Sync Enable USR2 (Register 0x101) Bit 7—Enable OEB Pin 47 Bit 3—Enable GCLK Detect Bit 2—Run GCLK Bit 0—Disable SDIO Pull-Down Applications Information Design Guidelines Power and Ground Recommendations Exposed Paddle Thermal Heat Sink Recommendations VCM RBIAS Reference Decoupling SPI Port Outline Dimensions Ordering Guide