link to page 10 Data SheetAD9629ABSOLUTE MAXIMUM RATINGSTable 6.THERMAL CHARACTERISTICSParameterRating The exposed paddle is the only ground connection for the chip. AVDD to AGND −0.3 V to +2.0 V The exposed paddle must be soldered to the AGND plane of the DRVDD to AGND −0.3 V to +3.9 V user’s circuit board. Soldering the exposed paddle to the user’s VIN+, VIN− to AGND −0.3 V to AVDD + 0.2 V board also increases the reliability of the solder joints and CLK+, CLK− to AGND −0.3 V to AVDD + 0.2 V maximizes the thermal capability of the package. VREF to AGND −0.3 V to AVDD + 0.2 V SENSE to AGND −0.3 V to AVDD + 0.2 V Table 7. Thermal Resistance VCM to AGND −0.3 V to AVDD + 0.2 V Airflow RBIAS to AGND −0.3 V to AVDD + 0.2 V Package Velocity1, 21, 31, 41, 2 CSB to AGND −0.3 V to DRVDD + 0.3 V Type(m/sec)θJAθJCθJBΨJTUnit SCLK/DFS to AGND −0.3 V to DRVDD + 0.3 V 32-Lead 0 37.1 3.1 20.7 0.3 °C/W LFCSP SDIO/PDWN to AGND −0.3 V to DRVDD + 0.3 V 1.0 32.4 0.5 °C/W 5 mm × MODE/OR to AGND −0.3 V to DRVDD + 0.3 V 5 mm 2.5 29.1 0.8 °C/W D0 through D11 to AGND −0.3 V to DRVDD + 0.3 V DCO to AGND −0.3 V to DRVDD + 0.3 V 1 Per JEDEC 51-7, plus JEDEC 51-5 2S2P test board. 2 Operating Temperature Range (Ambient) −40°C to +85°C Per JEDEC JESD51-2 (stil air) or JEDEC JESD51-6 (moving air). 3 Per MIL-Std 883, Method 1012.1. Maximum Junction Temperature Under Bias 150°C 4 Per JEDEC JESD51-8 (still air). Storage Temperature Range (Ambient) −65°C to +150°C Typical θJA is specified for a 4-layer PCB with a solid ground plane. As shown in Table 7, airflow improves heat dissipation, Stresses at or above those listed under Absolute Maximum which reduces θ Ratings may cause permanent damage to the product. This is a JA. In addition, metal in direct contact with the package leads from metal traces, through holes, ground, and stress rating only; functional operation of the product at these power planes, reduces the θ or any other conditions above those indicated in the operational JA. section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may ESD CAUTION affect product reliability. Rev. B | Page 9 of 32 Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM PRODUCT HIGHLIGHTS REVISION HISTORY GENERAL DESCRIPTION SPECIFICATIONS DC SPECIFICATIONS AC SPECIFICATIONS DIGITAL SPECIFICATIONS SWITCHING SPECIFICATIONS TIMING SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS THERMAL CHARACTERISTICS ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS AD9629-80 AD9629-65 AD9629-40 AD9629-20 EQUIVALENT CIRCUITS THEORY OF OPERATION ANALOG INPUT CONSIDERATIONS Input Common Mode Differential Input Configurations Single-Ended Input Configuration VOLTAGE REFERENCE Internal Reference Connection External Reference Operation CLOCK INPUT CONSIDERATIONS Clock Input Options Input Clock Divider Clock Duty Cycle Jitter Considerations POWER DISSIPATION AND STANDBY MODE DIGITAL OUTPUTS Digital Output Enable Function (OEB) TIMING Data Clock Output (DCO) BUILT-IN SELF-TEST (BIST) AND OUTPUT TEST BUILT-IN SELF-TEST (BIST) OUTPUT TEST MODES SERIAL PORT INTERFACE (SPI) CONFIGURATION USING THE SPI HARDWARE INTERFACE CONFIGURATION WITHOUT THE SPI SPI ACCESSIBLE FEATURES MEMORY MAP READING THE MEMORY MAP REGISTER TABLE OPEN LOCATIONS DEFAULT VALUES Logic Levels Transfer Register Map MEMORY MAP REGISTER TABLE MEMORY MAP REGISTER DESCRIPTIONS USR2 (Register 0x101) Bit 3—Enable GCLK Detect Bit 2—Run GCLK Bit 0—Disable SDIO Pull-Down APPLICATIONS INFORMATION DESIGN GUIDELINES Power and Ground Recommendations Exposed Paddle Thermal Heat Sink Recommendations VCM RBIAS Reference Decoupling SPI Port Soft Reset OUTLINE DIMENSIONS ORDERING GUIDE