Datasheet AD9613 (Analog Devices) - 6

FabricanteAnalog Devices
Descripción12-bit, 170/210/250 MSPS, 1.8 V Dual Analog-to-Digital Converter (ADC)
Páginas / Página38 / 6 — AD9613. Data Sheet. ADC AC SPECIFICATIONS. Table 2. AD9613-170. …
RevisiónD
Formato / tamaño de archivoPDF / 1.2 Mb
Idioma del documentoInglés

AD9613. Data Sheet. ADC AC SPECIFICATIONS. Table 2. AD9613-170. AD9613-210. AD9613-250. Parameter1. Temp. Min. Typ. Max. Unit

AD9613 Data Sheet ADC AC SPECIFICATIONS Table 2 AD9613-170 AD9613-210 AD9613-250 Parameter1 Temp Min Typ Max Unit

Línea de modelo para esta hoja de datos

Versión de texto del documento

link to page 7
AD9613 Data Sheet ADC AC SPECIFICATIONS
AVDD = 1.8 V, DRVDD = 1.8 V, maximum sample rate, VIN = −1.0 dBFS differential input, 1.75 V p-p ful scale input range, unless otherwise noted.
Table 2. AD9613-170 AD9613-210 AD9613-250 Parameter1 Temp Min Typ Max Min Typ Max Min Typ Max Unit
SIGNAL-TO-NOISE-RATIO (SNR) fIN = 30 MHz 25°C 70.1 70.1 70.0 dBFS fIN = 90 MHz 25°C 70.0 70.0 69.8 dBFS Full 69.3 69.2 dBFS fIN = 140 MHz 25°C 69.8 69.8 69.6 dBFS fIN = 185 MHz 25°C 69.5 69.5 69.2 dBFS Full 67.8 dBFS fIN = 220 MHz 25°C 69.4 69.3 69.0 dBFS SIGNAL-TO-NOISE AND DISTORTION (SINAD) fIN = 30 MHz 25°C 69.1 69.1 69.0 dBFS fIN = 90 MHz 25°C 69.0 69.0 68.8 dBFS Full 68.2 68 dBFS fIN = 140 MHz 25°C 68.8 68.8 68.6 dBFS fIN = 185 MHz 25°C 68.5 68.5 68.2 dBFS Full 66.5 dBFS fIN = 220 MHz 25°C 68.4 68.3 68.0 dBFS EFFECTIVE NUMBER OF BITS (ENOB) fIN = 30 MHz 25°C 11.2 11.2 11.2 Bits fIN = 90 MHz 25°C 11.2 11.2 11.1 Bits fIN = 140 MHz 25°C 11.1 11.1 11.1 Bits fIN = 185 MHz 25°C 11.1 11.1 11.0 Bits fIN = 220 MHz 25°C 11.1 11.0 11.0 Bits WORST SECOND OR THIRD HARMONIC fIN = 30 MHz 25°C −94 −94 −90 dBc fIN = 90 MHz 25°C −92 −94 −89 dBc Full −78 −80 dBc fIN = 140 MHz 25°C −87 −88 −86 dBc fIN = 185 MHz 25°C −89 −83 −86 dBc Full −80 dBc fIN = 220 MHz 25°C −80 −83 −85 dBc SPURIOUS-FREE DYNAMIC RANGE (SFDR) fIN = 30 MHz 25°C 94 90 92 dBc fIN = 90 MHz 25°C 92 90 89 dBc Full 78 80 dBc fIN = 140 MHz 25°C 87 88 86 dBc fIN = 185 MHz 25°C 89 83 86 dBc Full 80 dBc fIN = 220 MHz 25°C 83 83 85 dBc WORST OTHER (HARMONIC OR SPUR) fIN = 30 MHz 25°C −97 −95 −93 dBc fIN = 90 MHz 25°C −96 −95 −92 dBc Full −78 −80 dBc fIN = 140 MHz 25°C −97 −97 −91 dBc fIN = 185 MHz 25°C −91 −96 −91 dBc Full −80 dBc fIN = 220 MHz 25°C −93 −94 −89 dBc Rev. D | Page 4 of 36 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM PRODUCT HIGHLIGHTS REVISION HISTORY SPECIFICATIONS ADC DC SPECIFICATIONS ADC AC SPECIFICATIONS DIGITAL SPECIFICATIONS SWITCHING SPECIFICATIONS TIMING SPECIFICATIONS Timing Diagrams ABSOLUTE MAXIMUM RATINGS THERMAL CHARACTERISTICS ESD CAUTION PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS EQUIVALENT CIRCUITS THEORY OF OPERATION ADC ARCHITECTURE ANALOG INPUT CONSIDERATIONS Input Common Mode Differential Input Configurations VOLTAGE REFERENCE CLOCK INPUT CONSIDERATIONS Clock Input Options Input Clock Divider Clock Duty Cycle Jitter Considerations POWER DISSIPATION AND STANDBY MODE DIGITAL OUTPUTS Digital Output Enable Function (OEB) Timing Data Clock Output (DCO) ADC OVERRANGE (OR) CHANNEL/CHIP SYNCHRONIZATION SERIAL PORT INTERFACE (SPI) CONFIGURATION USING THE SPI HARDWARE INTERFACE SPI ACCESSIBLE FEATURES MEMORY MAP READING THE MEMORY MAP REGISTER TABLE Open and Reserved Locations Default Values Logic Levels Transfer Register Map Channel Specific Registers MEMORY MAP REGISTER TABLE MEMORY MAP REGISTER DESCRIPTION Sync Control (Register 0x3A) Bits[7:3]—Reserved Bit 2—Clock Divider Next Sync Only Bit 1—Clock Divider Sync Enable Bit 0—Master Sync Buffer Enable APPLICATIONS INFORMATION DESIGN GUIDELINES Power and Ground Recommendations Exposed Paddle Thermal Heat Slug Recommendations VCM SPI Port OUTLINE DIMENSIONS ORDERING GUIDE