Datasheet AD9681 (Analog Devices) - 10

FabricanteAnalog Devices
DescripciónOctal, 14-Bit, 125 MSPS, Serial LVDS, 1.8 V Analog-to-Digital Converter
Páginas / Página41 / 10 — Data Sheet. AD9681. N – 1. VIN±x1, VIN±x2. N + 1. tEH. tEL. CLK–. CLK+. …
RevisiónC
Formato / tamaño de archivoPDF / 1.6 Mb
Idioma del documentoInglés

Data Sheet. AD9681. N – 1. VIN±x1, VIN±x2. N + 1. tEH. tEL. CLK–. CLK+. tCPD. DCO–1, DCO–2. DDR. DCO+1, DCO+2. SDR. tFRAME. tFCO. FCO–1, FCO–2

Data Sheet AD9681 N – 1 VIN±x1, VIN±x2 N + 1 tEH tEL CLK– CLK+ tCPD DCO–1, DCO–2 DDR DCO+1, DCO+2 SDR tFRAME tFCO FCO–1, FCO–2

Línea de modelo para esta hoja de datos

Versión de texto del documento

Data Sheet AD9681 N – 1 VIN±x1, VIN±x2 N + 1 tA N tEH tEL CLK– CLK+ tCPD DCO–1, DCO–2 DDR DCO+1, DCO+2 DCO–1, DCO–2 SDR DCO+1, DCO+2 tFRAME tFCO FCO–1, FCO–2 FCO+1, FCO+2 t t PD DATA D0–A1 BITWISE D10 D08 D06 D04 D02 LSB D10 D08 D06 D04 D02 LSB MODE N – 17 N – 17 N – 17 N – 17 N – 17 N – 17 N – 16 N – 16 N – 16 N – 16 N – 16 N – 16 D0+A1 t D1–A1 LD MSB D09 D07 D05 D03 D01 MSB D09 D07 D05 D03 D01 N – 17 N – 17 N – 17 N – 17 N – 17 N – 17 N – 16 N – 16 N – 16 N – 16 N – 16 N – 16 D1+A1 FCO–1, FCO–2 FCO+1, FCO+2 D0–A1 BYTEWISE D05 D04 D03 D02 D01 LSB D05 D04 D03 D02 D01 LSB MODE N – 17 N – 17 N – 17 N – 17 N – 17 N – 17 N – 16 N – 16 N – 16 N – 16 N – 16 N – 16 D0+A1 D1–A1 MSB D10 D09 D08 D07 D06 MSB D10 D09 D08 D07 D06 N – 17 N – 17 N – 17 N – 17 N – 17 N – 17
004
N – 16 N – 16 N – 16 N – 16 N – 16 N – 16
37-
D1+A1
15 1 Figure 4. 12-Bit DDR/SDR, Two-Lane, 1× Frame Mode
N – 1 VIN±x1, VIN±x2 N t N + 1 A t t CLK– EH EL CLK+ t DCO–1, DCO–2 CPD DDR DCO+1, DCO+2 DCO–1, DCO–2 SDR DCO+1, DCO+2 tFCO tFRAME FCO–1, FCO–2 FCO+1, FCO+2 tPD t D0–A1 DATA BITWISE D12 D10 D08 D06 D04 D02 LSB 0 D12 D10 D08 D06 D04 D02 LSB 0 MODE D0+A1 N – 17 N – 17 N – 17 N – 17 N – 17 N – 17 N – 17 N – 17 N – 16 N – 16 N – 16 N – 16 N – 16 N – 16 N – 16 N – 16 D1–A1 tLD MSB D11 D09 D07 D05 D03 D01 0 MSB D11 D09 D07 D05 D03 D01 0 D1+A1 N – 17 N – 17 N – 17 N – 17 N – 17 N – 17 N – 17 N – 17 N – 16 N – 16 N – 16 N – 16 N – 16 N – 16 N – 16 N – 16 FCO–1, FCO–2 FCO+1, FCO+2 D0–A1 BYTEWISE D05 D04 D03 D02 D01 LSB 0 0 D05 D04 D03 D02 D01 LSB 0 0 MODE N – 17 N – 17 N – 17 N – 17 N – 17 N – 17 N – 17 N – 17 N – 16 N – 16 N – 16 N – 16 N – 16 N – 16 N – 16 N – 16 D0+A1 D1–A1 MSB D12 D11 D10 D09 D08 D07 D06 MSB D12 D11 D10 D09 D08 D07 D06
05 0
N – 17 N – 17 N – 17 N – 17 N – 17 N – 17 N – 17 N – 17 N – 16 N – 16 N – 16 N – 16 N – 16 N – 16 N – 16 N – 16
7-
D1+A1
53 1 1 Figure 5. 16-Bit DDR/SDR, Two-Lane, 2× Frame Mode Rev. C | Page 9 of 40 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION SIMPLIFIED FUNCTIONAL BLOCK DIAGRAM PRODUCT HIGHLIGHTS TABLE OF CONTENTS REVISION HISTORY FUNCTIONAL BLOCK DIAGRAM SPECIFICATIONS DC SPECIFICATIONS AC SPECIFICATIONS DIGITAL SPECIFICATIONS SWITCHING SPECIFICATIONS TIMING SPECIFICATIONS Timing Diagrams ABSOLUTE MAXIMUM RATINGS THERMAL CHARACTERISTICS ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS EQUIVALENT CIRCUITS THEORY OF OPERATION ANALOG INPUT CONSIDERATIONS Input Common Mode Differential Input Configurations VOLTAGE REFERENCE Internal Reference Connection External Reference Operation CLOCK INPUT CONSIDERATIONS Clock Input Options Input Clock Divider Clock Duty Cycle Jitter Considerations POWER DISSIPATION AND POWER-DOWN MODE DIGITAL OUTPUTS AND TIMING SDIO/OLM Pin SCLK/DTP Pin CSB1 and CSB2 Pins RBIAS1 and RBIAS2 Pins OUTPUT TEST MODES SERIAL PORT INTERFACE (SPI) CONFIGURATION USING THE SPI HARDWARE INTERFACE CONFIGURATION WITHOUT THE SPI SPI ACCESSIBLE FEATURES MEMORY MAP READING THE MEMORY MAP REGISTER TABLE Open Locations Default Values Logic Levels Channel Specific Registers MEMORY MAP MEMORY MAP REGISTER DESCRIPTIONS Device Index (Register 0x05) Transfer (Register 0xFF) Power Modes (Register 0x08) Enhancement Control (Register 0x0C) Output Mode (Register 0x14) Output Adjust (Register 0x15) Output Phase (Register 0x16) Serial Output Data Control (Register 0x21) Resolution/Sample Rate Override (Register 0x100) User I/O Control 2 (Register 0x101) User I/O Control 3 (Register 0x102) APPLICATIONS INFORMATION DESIGN GUIDELINES POWER AND GROUND RECOMMENDATIONS BOARD LAYOUT CONSIDERATIONS Sources of Coupling Crosstalk Between Inputs Coupling of Digital Output Switching Noise to Analog Inputs and Clock CLOCK STABILITY CONSIDERATIONS VCM REFERENCE DECOUPLING SPI PORT OUTLINE DIMENSIONS ORDERING GUIDE