Datasheet MTP50P03HDLG (ON Semiconductor) - 4

FabricanteON Semiconductor
DescripciónPower MOSFET 50 Amps, 30 Volts, Logic Level P−Channel TO−220
Páginas / Página8 / 4 — MTP50P03HDLG. POWER MOSFET SWITCHING. Figure 7. Capacitance Variation. …
Formato / tamaño de archivoPDF / 113 Kb
Idioma del documentoInglés

MTP50P03HDLG. POWER MOSFET SWITCHING. Figure 7. Capacitance Variation. www.onsemi.com

MTP50P03HDLG POWER MOSFET SWITCHING Figure 7 Capacitance Variation www.onsemi.com

Línea de modelo para esta hoja de datos

Versión de texto del documento

MTP50P03HDLG POWER MOSFET SWITCHING
Switching behavior is most easily modeled and predicted The capacitance (Ciss) is read from the capacitance curve at by recognizing that the power MOSFET is charge a voltage corresponding to the off−state condition when controlled. The lengths of various switching intervals (Dt) calculating td(on) and is read at a voltage corresponding to the are determined by how fast the FET input capacitance can on−state when calculating td(off). be charged by current from the generator. At high switching speeds, parasitic circuit elements The published capacitance data is difficult to use for complicate the analysis. The inductance of the MOSFET calculating rise and fall because drain−gate capacitance source lead, inside the package and in the circuit wiring varies greatly with applied voltage. Accordingly, gate which is common to both the drain and gate current paths, charge data is used. In most cases, a satisfactory estimate of produces a voltage at the source which reduces the gate drive average input current (I current. The voltage is determined by Ldi/dt, but since di/dt G(AV)) can be made from a rudimentary analysis of the drive circuit so that is a function of drain current, the mathematical solution is complex. The MOSFET output capacitance also t = Q/IG(AV) complicates the mathematics. And finally, MOSFETs have During the rise and fall time interval when switching a finite internal gate resistance which effectively adds to the resistive load, VGS remains virtually constant at a level resistance of the driving source, but the internal resistance known as the plateau voltage, VSGP. Therefore, rise and fall is difficult to measure and, consequently, is not specified. times may be approximated by the following: The resistive switching time variation versus gate t resistance (Figure 9) shows how typical switching r = Q2 x RG/(VGG − VGSP) performance is affected by the parasitic circuit elements. If tf = Q2 x RG/VGSP the parasitics were not present, the slope of the curves would where maintain a value of unity regardless of the switching speed. V The circuit used to obtain the data is constructed to minimize GG = the gate drive voltage, which varies from zero to VGG common inductance in the drain and gate circuit loops and RG = the gate drive resistance is believed readily achievable with board mounted and Q2 and VGSP are read from the gate charge curve. components. Most power electronic loads are inductive; the data in the figure is taken with a resistive load, which During the turn−on and turn−off delay times, gate current is approximates an optimally snubbed inductive load. Power not constant. The simplest calculation uses appropriate MOSFETs may be safely operated into an inductive load; values from the capacitance curves in a standard equation for however, snubbing reduces switching losses. voltage change in an RC network. The equations are: td(on) = RG Ciss In [VGG/(VGG − VGSP)] td(off) = RG Ciss In (VGG/VGSP) 14000 VDS = 0 V VGS = 0 V TJ = 25°C 12000 Ciss 10000 8000 ANCE (pF) ACIT 6000 Crss Ciss C, CAP 4000 Coss 2000 Crss 010 5 0 5 10 15 20 25 VGS VDS GATE-TO-SOURCE OR DRAIN-TO-SOURCE VOLTAGE (VOLTS)
Figure 7. Capacitance Variation www.onsemi.com 4