Datasheet AD8488 (Analog Devices) - 8

FabricanteAnalog Devices
Descripción128-Channel Digital X-Ray Analog Front End
Páginas / Página20 / 8 — AD8488. Data Sheet. Mnemonic. Pin No. I/O Description
RevisiónA
Formato / tamaño de archivoPDF / 359 Kb
Idioma del documentoInglés

AD8488. Data Sheet. Mnemonic. Pin No. I/O Description

AD8488 Data Sheet Mnemonic Pin No I/O Description

Línea de modelo para esta hoja de datos

Versión de texto del documento

link to page 9 link to page 10 link to page 15
AD8488 Data Sheet Mnemonic Pin No. I/O Description
IN0 to IN127 See Table 6 and Table 7 I Analog Inputs. IRST E15 I Integrator Reset. Closes a switch across the integration capacitor, CF1, to set the output to zero. NC A13, A15, B13, C13, D13, E10, E12, E13, F11, No connect. Connect these pins to GND on the PCB. F13, G13, H13, J12, J13, K13, L13, M12, M13, N13, P13, R13, T13 OUTLOW F12 O Inverting Analog Output (Negative) of the Differential Output. OUTHIGH G12 O Noninverting Analog Output (Positive) of the Differential Output. PWR P14 I Normal state is logic low; reduces analog bias current by approximately 80% when high. RST A16 I Reset Gray Mode Counter for Mux. TST_MODE J14 I Test Mode Enable. This control line is used together with the TST0 to TST6 address bits to test or debug a system by continuously selecting a channel. TST0 to TST6 T15, R15, P15, N15, M14, L14, K14 I Channel Address Select Bits When in Test Mode (see Table 8). VREF L12 I Reference Input for Analog Circuit (2.048 V). VREF_ESD K12 I ESD Reference. Connect to VREF (2.048 V). WR G14 I Write Digital Instruction Word to the AFE. Rev. A | Page 8 of 20 Document Outline Features Application General Description Functional Block Diagram Table of Contents Revision History Specifications Absolute Maximum Ratings Thermal Data Thermal Characterization ESD Caution Pin Configuration and Function Descriptions Signal Mnemonics Typical Performance Characteristics Theory of Operation Overview Analog Amplifier Troubleshooting Channels Timing Signals Timing Notes Applications Information Control Register Bit Maps Timing Diagrams Outline Dimensions Ordering Guide