Datasheet SLG46824 (Dialog Semiconductor) - 4
Fabricante | Dialog Semiconductor |
Descripción | GreenPAK Programmable Mixed-signal Matrix with In System Programmability |
Páginas / Página | 171 / 4 — SLG46824. GreenPAK Programmable Mixed-Signal Matrix with In System … |
Formato / tamaño de archivo | PDF / 2.8 Mb |
Idioma del documento | Inglés |
SLG46824. GreenPAK Programmable Mixed-Signal Matrix with In System Programmability. Figures. Datasheet. Revision 3.10
Línea de modelo para esta hoja de datos
Versión de texto del documento
link to page 7 link to page 27 link to page 29 link to page 30 link to page 31 link to page 32 link to page 33 link to page 33 link to page 34 link to page 34 link to page 35 link to page 36 link to page 36 link to page 43 link to page 44 link to page 44 link to page 46 link to page 47 link to page 47 link to page 49 link to page 49 link to page 50 link to page 50 link to page 51 link to page 51 link to page 54 link to page 55 link to page 57 link to page 58 link to page 60 link to page 61 link to page 62 link to page 63 link to page 64 link to page 65 link to page 66 link to page 67 link to page 69 link to page 70 link to page 70 link to page 71 link to page 72 link to page 73 link to page 74 link to page 75 link to page 76 link to page 76 link to page 77 link to page 77 link to page 78 link to page 79 link to page 82 link to page 83 link to page 84 link to page 84 link to page 85
SLG46824 GreenPAK Programmable Mixed-Signal Matrix with In System Programmability Figures
Figure 1: Block Diagram ..7 Figure 2: Steps to Create a Custom GreenPAK Device ..27 Figure 3: IO with I2C Mode IO Structure Diagram ..29 Figure 4: Matrix OE IO Structure Diagram ..30 Figure 5: GPIO Register OE IO Structure Diagram ...31 Figure 6: GPIO Register OE IO Structure Diagram ...32 Figure 7: Typical High Level Output Current vs. High Level Output Voltage at T = 25 °C ..33 Figure 8: Typical Low Level Output Current vs. Low Level Output Voltage, 1x Drive at T = 25 °C, Full Range ...33 Figure 9: Typical Low Level Output Current vs. Low Level Output Voltage, 1x Drive at T = 25 °C ..34 Figure 10: Typical Low Level Output Current vs. Low Level Output Voltage, 2x Drive at T = 25 °C, Full Range ...34 Figure 11: Typical Low Level Output Current vs. Low Level Output Voltage, 2x Drive at T = 25 °C ..35 Figure 12: Connection Matrix ..36 Figure 13: Connection Matrix Example ...36 Figure 14: 2-bit LUT0 or DFF0 ..43 Figure 15: 2-bit LUT1 or DFF1 ..44 Figure 16: 2-bit LUT2 or DFF2 ..44 Figure 17: DFF Polarity Operations ...46 Figure 18: 2-bit LUT3 or PGen ..47 Figure 19: PGen Timing Diagram ..47 Figure 20: 3-bit LUT0 or DFF3 ..49 Figure 21: 3-bit LUT1 or DFF4 ..49 Figure 22: 3-bit LUT2 or DFF5 ..50 Figure 23: 3-bit LUT3 or DFF6 ..50 Figure 24: 3-bit LUT4 or DFF7 ..51 Figure 25: 3-bit LUT5 or DFF8 ..51 Figure 26: DFF Polarity Operations with nReset ...54 Figure 27: DFF Polarity Operations with nSet ...55 Figure 28: 3-bit LUT6/Pipe Delay/Ripple Counter ...57 Figure 29: Example: Ripple Counter Functionality ..58 Figure 30: Possible Connections Inside Multi-Function Macrocell ..60 Figure 31: 8-bit Multi-Function Macrocells Block Diagram (3-bit LUT7/DFF10, CNT/DLY1) ..61 Figure 32: 8-bit Multi-Function Macrocells Block Diagram (3-bit LUT8/DFF11, CNT/DLY2) ..62 Figure 33: 8-bit Multi-Function Macrocells Block Diagram (3-bit LUT9/DFF12, CNT/DLY3) ..63 Figure 34: 8-bit Multi-Function Macrocells Block Diagram (3-bit LUT10/DFF13, CNT/DLY4) ..64 Figure 35: 8-bit Multi-Function Macrocells Block Diagram (3-bit LUT11/DFF14, CNT/DLY5) ..65 Figure 36: 8-bit Multi-Function Macrocells Block Diagram (3-bit LUT12/DFF15, CNT/DLY6) ..66 Figure 37: 8-bit Multi-Function Macrocells Block Diagram (3-bit LUT13/DFF16, CNT/DLY7) ..67 Figure 38: Delay Mode Timing Diagram, Edge Select: Both, Counter Data: 3 ...69 Figure 39: Delay Mode Timing Diagram for Different Edge Select Modes ..70 Figure 40: Counter Mode Timing Diagram without Two DFFs Synced Up ...70 Figure 41: Counter Mode Timing Diagram with Two DFFs Synced Up ..71 Figure 42: One-Shot Function Timing Diagram ...72 Figure 43: Frequency Detection Mode Timing Diagram ..73 Figure 44: Edge Detection Mode Timing Diagram ..74 Figure 45: Delayed Edge Detection Mode Timing Diagram ..75 Figure 46: CNT/FSM Timing Diagram (Reset Rising Edge Mode, Oscillator is Forced On, UP = 0) for Counter Data = 3 ..76 Figure 47: CNT/FSM Timing Diagram (Set Rising Edge Mode, Oscillator is Forced On, UP = 0) for Counter Data = 3 ..76 Figure 48: CNT/FSM Timing Diagram (Reset Rising Edge Mode, Oscillator is Forced On, UP = 1) for Counter Data = 3 ..77 Figure 49: CNT/FSM Timing Diagram (Set Rising Edge Mode, Oscillator is Forced On, UP = 1) for Counter Data = 3 ..77 Figure 50: Counter Value, Counter Data = 3 ...78 Figure 51: 4-bit LUT0 or CNT/DLY0 ..79 Figure 52: ACMP0L Block Diagram ..82 Figure 53: ACMP0L Block Diagram ..83 Figure 54: Typical Propagation Delay vs. Vref for ACMPxL at T = 25 °C, Gain = 1, Buffer - Disabled, Hysteresis = 0 ..84 Figure 55: ACMPxL Power-On Delay vs. VDD ..84 Figure 56: ACMPxL Input Offset Voltage vs. Vref at T = -40 °C to 85 °C ...85
Datasheet Revision 3.10 10-Mar-2020
CFR0011-120-00 4 of 171 © 2020 Dialog Semiconductor Document Outline General Description Key Features Applications 1 Block Diagram 2 Pinout 2.1 Pin Configuration - STQFN- 20L 2.2 Pin Configuration - TSSOP-20L 3 Characteristics 3.1 Absolute Maximum Ratings 3.2 Electrostatic Discharge Ratings 3.3 Recommended Operating Conditions 3.4 Electrical Characteristics 3.5 Timing Characteristics 3.6 OSC Characteristics 3.6.1 OSC Specifications 3.6.2 OSC Power-On Delay 3.7 ACMP Specifications 4 User Programmability 5 IO Pins 5.1 IO Pins 5.2 GPIO Pins 5.3 GPO Pins 5.4 GPI Pins 5.5 Pull-Up/Down Resistors 5.6 Fast Pull-up/down during Power-up 5.7 I2C Mode IO Structure (VDD or VDD2) 5.7.1 I2C Mode Structure (for SCL and SDA) 5.8 Matrix OE IO Structure (VDD or VDD2) 5.8.1 Matrix OE IO Structure (for IOs 1, 4, 5 with VDD, and IOs 8, 9, 10, 11, 12, 13, 14 with VDD2) 5.9 Register OE IO Structure (VDD or VDD2) 5.9.1 Register OE IO Structure (for IOs 0, 2, 3 with VDD) 5.10 Register OE IO Structure (VDD or VDD2) 5.10.1 Register OE IO Structure (for IO 6 with VDD, and IO 7 with VDD2) 5.11 IO Typical Performance 6 Connection Matrix 6.1 Matrix Input Table 6.2 Matrix Output Table 6.3 Connection Matrix Virtual Inputs 6.4 Connection Matrix Virtual Outputs 7 Combination Function Macrocells 7.1 2-Bit LUT or D Flip-Flop Macrocells 7.1.1 2-Bit LUT or D Flip-Flop Macrocell Used as 2-Bit LUTT 7.1.2 Initial Polarity Operations 7.2 2-bit LUT or Programmable Pattern Generator 7.2.1 2-Bit LUT or PGen Macrocell Used as 2-Bit LUT 7.3 3-Bit LUT or D Flip-Flop with Set/Reset Macrocells 7.3.1 3-Bit LUT or D Flip-Flop Macrocells Used as 3-Bit LUTs 7.3.2 Initial Polarity Operations 7.4 3-Bit LUT or Pipe Delay/Ripple Counter Macrocell 7.4.1 3-Bit LUT or Pipe Delay Macrocells Used as 3-Bit LUT 8 Multi-Function Macrocells 8.1 3-Bit LUT or DFF/LATCH with 8-Bit Counter/Delay Macrocells 8.1.1 3-Bit LUT or 8-Bit CNT/DLY Block Diagrams 8.1.2 3-Bit LUT or CNT/DLYs Used as 3-Bit LUTs 8.2 CNT/DLY/FSM Timing Diagrams 8.2.1 Delay Mode CNT/DLY0 to CNT/DLY7 8.2.2 Count Mode (Count Data: 3), Counter Reset (Rising Edge Detect) CNT/DLY0 to CNT/DLY7 8.2.3 One-Shot Mode CNT/DLY0 to CNT/DLY7 8.2.4 Frequency Detection Mode CNT/DLY0 to CNT/DLY7 8.2.5 Edge Detection Mode CNT/DLY1 to CNT/DLY7 8.2.6 Delayed Edge Detection Mode CNT/DLY0 to CNT/DLY7 8.2.7 CNT/FSM Mode CNT/DLY0 8.2.8 Difference in Counter Value for Counter, Delay, One-Shot, and Frequency Detect Modes 8.3 4-Bit LUT or DFF/LATCH with 16-Bit Counter/Delay Macrocell 8.3.1 4-Bit LUT or 16-Bit CNT/DLY Block Diagram 8.3.2 4-Bit LUT or 16-Bit Counter/Delay Macrocells Used as 4-Bit LUTs 9 Analog Comparators 9.1 ACMP0L Block Diagram 9.2 ACMP1L Block Diagram 9.3 ACMP Typical Performance 10 Programmable Delay/Edge Detector 10.1 Programmable Delay Timing Diagram - Edge Detector Output 11 Additional Logic Function. Deglitch Filter 12 Voltage Reference 12.1 Voltage Reference Overview 12.2 Vref Selection Table 12.3 Vref Block Diagram 12.4 VREF Load Regulation 13 Clocking 13.1 Oscillator general description 13.2 Oscillator0 (2.048 kHz) 13.3 Oscillator1 (2.048 MHz) 13.4 Oscillator2 (25 MHz) 13.5 CNT/DLY Clock Scheme 13.6 External Clocking 13.6.1 IO0 Source for Oscillator0 (2.048 kHz) 13.6.2 IO10 Source for Oscillator1 (2.048 MHz) 13.6.3 IO8 Source for Oscillator2 (25 MHz) 13.7 Oscillators Power-On Delay 13.8 Oscillators Accuracy 14 Power-On Reset 14.1 General Operation 14.2 POR Sequence 14.3 Macrocells Output States During POR Sequence 14.3.1 Initialization 14.3.2 Power-Down 15 I2C Serial Communications Macrocell 15.1 I2C Serial Communications Macrocell Overview 15.2 I2C Serial Communications Device Addressing 15.3 I2C Serial General Timing 15.4 I2C Serial Communications Commands 15.4.1 Byte Write Command 15.4.2 Sequential Write Command 15.4.3 Current Address Read Command 15.4.4 Random Read Command 15.4.5 Sequential Read Command 15.4.6 I2C Serial Reset Command 15.5 Chip Configuration Data Protection 15.6 I2C Serial Command Register Map 15.7 I2C Additional Options 15.7.1 Reading Counter Data via I2C 15.7.2 I2C Expander 15.7.3 I2C Byte Write Bit Masking 16 Non-Volatile Memory 16.1 Serial NVM Write Operations 16.2 Serial NVM Read Operations 16.3 Serial NVM Erase Operations 17 Register Definitions 17.1 Register Map 18 Package Top Marking System Definition 18.1 STQFN 20L 2 mm x 3 mm 0.4P FCD Package 18.2 TSSOP-20 19 Package Information 19.1 Package outlines for STQFN 20L 2 mm x 3 mm 0.4P FCD 19.2 Package outlines for TSSOP 20L 173 MIL Green 19.3 STQFN and TSSOP Handling 19.4 Soldering Information 20 Ordering Information 20.1 Tape and Reel Specifications 20.2 Carrier Tape Drawing and Dimensions 20.3 STQFN-20L 20.4 TSSOP-20L 21 Layout Guidelines 21.1 STQFN 20L 2 mm x 3 mm 0.4P FCD Package 21.2 TSSOP-20 Glossary Revision History