Datasheet AD8250 (Analog Devices) - 7

FabricanteAnalog Devices
Descripción10 MHz G = 1, 2, 5, 10 iCMOS Programmable Gain Instrumentation Amplifier
Páginas / Página24 / 7 — Data Sheet. AD8250. PIN CONFIGURATION AND FUNCTION DESCRIPTIONS. –IN 1. …
RevisiónC
Formato / tamaño de archivoPDF / 848 Kb
Idioma del documentoInglés

Data Sheet. AD8250. PIN CONFIGURATION AND FUNCTION DESCRIPTIONS. –IN 1. 10 +IN. DGND 2. REF. –VS 3. TOP VIEW. (Not to Scale). A0 4. OUT. A1 5

Data Sheet AD8250 PIN CONFIGURATION AND FUNCTION DESCRIPTIONS –IN 1 10 +IN DGND 2 REF –VS 3 TOP VIEW (Not to Scale) A0 4 OUT A1 5

Línea de modelo para esta hoja de datos

Versión de texto del documento

Data Sheet AD8250 PIN CONFIGURATION AND FUNCTION DESCRIPTIONS –IN 1 10 +IN DGND 2 9 REF AD8250 –VS 3 8 +V TOP VIEW S (Not to Scale) A0 4 7 OUT
005
A1 5 6 WR
06288- Figure 5. Pin Configuration
Table 4. Pin Function Descriptions Pin No. Mnemonic Description
1 −IN Inverting Input Terminal. True differential input. 2 DGND Digital Ground. 3 −VS Negative Supply Terminal. 4 A0 Gain Setting Pin (LSB). 5 A1 Gain Setting Pin (MSB). 6 WR Write Enable. 7 OUT Output Terminal. 8 +VS Positive Supply Terminal. 9 REF Reference Voltage Terminal. 10 +IN Noninverting Input Terminal. True differential input. Rev. C | Page 7 of 24 Document Outline Features Applications General Description Functional Block Diagram Revision History Specifications Timing Diagram Absolute Maximum Ratings Maximum Power Dissipation ESD Caution Pin Configuration and Function Descriptions Typical Performance Characteristics Theory of Operation Gain Selection Transparent Gain Mode Latched Gain Mode Timing for Latched Gain Mode Power Supply Regulation and Bypassing Input Bias Current Return Path Input Protection Reference Terminal Common-Mode Input Voltage Range Layout Grounding Coupling Noise Common-Mode Rejection RF Interference Driving an ADC Applications Differential Output Setting Gains with a Microcontroller Data Acquisition Outline Dimensions Ordering Guide