Datasheet ADP7142 (Analog Devices) - 3

FabricanteAnalog Devices
Descripción40 V, 200 mA, Low Noise, CMOS LDO Linear Regulator
Páginas / Página23 / 3 — Data Sheet. ADP7142. SPECIFICATIONS. Table 1. Parameter. Symbol. Test …
RevisiónH
Formato / tamaño de archivoPDF / 1.1 Mb
Idioma del documentoInglés

Data Sheet. ADP7142. SPECIFICATIONS. Table 1. Parameter. Symbol. Test Conditions/Comments Min. Typ. Max. Unit

Data Sheet ADP7142 SPECIFICATIONS Table 1 Parameter Symbol Test Conditions/Comments Min Typ Max Unit

Línea de modelo para esta hoja de datos

Versión de texto del documento

link to page 7
Data Sheet ADP7142 SPECIFICATIONS
VIN = VOUT +1 V or 2.7 V, whichever is greater, VOUT = 5 V, EN = VIN, IOUT = 10 mA, CIN = COUT = 2.2 μF, CSS = 0 pF, TA = 25°C for typical specifications, TJ = −40°C to +125°C for minimum/maximum specifications, unless otherwise noted.
Table 1. Parameter Symbol Test Conditions/Comments Min Typ Max Unit
INPUT VOLTAGE RANGE VIN 2.7 40 V OPERATING SUPPLY CURRENT IGND IOUT = 0 μA 50 140 μA IOUT = 10 mA 80 190 μA IOUT = 200 mA 180 320 μA SHUTDOWN CURRENT IGND-SD EN = GND 1.8 μA EN = GND, VIN = 40 V 3.0 10 μA OUTPUT VOLTAGE ACCURACY Output Voltage Accuracy VOUT IOUT = 10 mA, TJ = 25°C –0.8 +0.8 % 100 μA < IOUT < 200 mA, VIN = (VOUT + 1 V) to 40 V, –1.2 +1.5 % TJ = −40°C to +85°C 100 μA < IOUT < 200 mA, VIN = (VOUT + 1 V) to 40 V –1.8 +1.8 % LINE REGULATION ∆VOUT/∆VIN VIN = (VOUT + 1 V) to 40 V –0.01 +0.01 %/V LOAD REGULATION1 ∆VOUT/∆IOUT IOUT = 100 μA to 200 mA 0.002 0.004 %/mA SENSE INPUT BIAS CURRENT SENSEI-BIAS 100 μA < IOUT < 200 mA VIN = (VOUT + 1 V) to 40 V 10 1000 nA DROPOUT VOLTAGE2 VDROPOUT IOUT = 10 mA 30 60 mV IOUT = 200 mA 200 420 mV START-UP TIME3 tSTART-UP VOUT = 5 V 380 μs SOFT START SOURCE CURRENT SSI-SOURCE SS = GND 1.15 μA CURRENT-LIMIT THRESHOLD4 ILIMIT 250 360 460 mA THERMAL SHUTDOWN Thermal Shutdown Threshold TSSD TJ rising 150 °C Thermal Shutdown Hysteresis TSSD-HYS 15 °C UNDERVOLTAGE THRESHOLDS Input Voltage Rising UVLORISE 2.69 V Input Voltage Falling UVLOFALL 2.2 V Hysteresis UVLOHYS 230 mV PRECISION EN INPUT 2.7 V ≤ VIN ≤ 40 V Logic High ENHIGH 1.15 1.22 1.30 V Logic Low ENLOW 1.06 1.12 1.18 V Logic Hysteresis ENHYS 100 mV Leakage Current IEN-LKG EN = VIN or GND 0.04 1 μA Delay Time tEN-DLY From EN rising from 0 V to VIN to 0.1 × VOUT 80 μs OUTPUT NOISE OUTNOISE 10 Hz to 100 kHz, all output voltage options 11 μV rms POWER SUPPLY REJECTION RATIO PSRR 1 MHz, VIN = 7 V, VOUT = 5 V 50 dB 100 kHz, VIN = 7 V, VOUT = 5 V 68 dB 10 kHz, VIN = 7 V, VOUT = 5 V 88 dB 1 Based on an endpoint calculation using 100 μA and 200 mA loads. See Figure 7 for typical load regulation performance for loads less than 1 mA. 2 Dropout voltage is defined as the input-to-output voltage differential when the input voltage is set to the nominal output voltage. Dropout applies only for output voltages above 2.7 V. 3 Start-up time is defined as the time between the rising edge of EN to OUT being at 90% of its nominal value. 4 Current-limit threshold is defined as the current at which the output voltage drops to 90% of the specified typical value. For example, the current limit for a 5.0 V output voltage is defined as the current that causes the output voltage to drop to 90% of 5.0 V or 4.5 V. Rev. H | Page 3 of 23 Document Outline Features Applications Typical Application Circuits General Description Revision History Specifications Input and Output Capacitance, Recommended Specifications Absolute Maximum Ratings Thermal Data Thermal Resistance ESD Caution Pin Configurations and Function Descriptions Typical Performance Characteristics Theory of Operation Applications Information ADIsimPower Design Tool Capacitor Selection Output Capacitor Input Bypass Capacitor Input and Output Capacitor Properties Programable Precision Enable Soft Start Noise Reduction of the ADP7142 in Adjustable Mode Effect of Noise Reduction on Start-Up Time Current-Limit and Thermal Overload Protection Thermal Considerations Printed Circuit Board Layout Considerations Outline Dimensions Ordering Guide