Data SheetADN88331.020VVIN = 2.7V AT NO LOADIN = 3.3VV0.8VIN = 3.3V AT NO LOADIN = 5VVIN = 5.5V AT NO LOAD15V%)IN = 2.7V AT 5mA LOAD0.6VIN = 3.3V AT 5mA LOADR (V10IN = 5.5V AT 5mA LOAD0.4RRO E%)50.2R (NG0ADIRRO0EREF –0.2NTRE–5V–0.4–10–0.6C CURRE E IT –15–0.8–1.0 1 11 –20–50050100150–1.5–1.0–0.50 013 AMBIENT TEMPERATURE (°C) 12909- TEC CURRENT (A) 12909- Figure 10. VREF Error vs. Ambient Temperature Figure 13. ITEC Current Reading Error vs. TEC Current in Cooling Mode 0.2020VIN = 3.3V, ITEC = 0AVIN = 3.3VVVIN = 3.3V, ITEC = 0.5A, COOLINGIN = 5V0.15V15IN = 3.3V, ITEC = 0.5A, HEATING%)VIN = 5V, ITEC = 0AR (0.10VIN = 5V, ITEC = 0.5A, COOLING10VIN = 5V, ITEC = 0.5A, HEATINGRRO E0.055NG%) (ADIF00REREVE–0.05–5AG LT–0.10VO –10 EC–0.15VT –15–0.20–20 1 012345678910 1 101 0.51.01.52.02.5 0 LOAD CURRENT AT VREF (mA) 12909- TEC VOLTAGE (V) 12909- Figure 11. VREF Load Regulation Figure 14. VTEC Voltage Reading Error vs. TEC Voltage in Cooling Mode 2020VIN = 3.3VVIN = 3.3VVIN = 5VVIN = 5V1515%)%)R (R (1010RRORROEE55NGNGADIADI00RERE ENT–5–5AG LT–10VO –10C CURRE EECIT –15VT –15–20–2000.51.01.5 010 –2.5–2.0–1.5–1.0–0.5 014 TEC CURRENT (A) 12909- TEC VOLTAGE (V) 12909- Figure 12. ITEC Current Reading Error vs. TEC Current in Heating Mode Figure 15. VTEC Voltage Reading Error vs. TEC Voltage in Heating Mode Rev. B | Page 9 of 23 Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM GENERAL DESCRIPTION TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS DETAILED FUNCTIONAL BLOCK DIAGRAM THEORY OF OPERATION DIGITAL PID CONTROL POWERING THE DRIVER ENABLE AND SHUTDOWN OSCILLATOR CLOCK FREQUENCY External Clock Operation Connecting Multiple ADN8833 Devices SOFT START ON POWER-UP TEC VOLTAGE/CURRENT MONITOR Voltage Monitor Current Monitor MAXIMUM TEC VOLTAGE LIMIT Using a Resistor Divider to Set the TEC Voltage Limit MAXIMUM TEC CURRENT LIMIT Using a Resistor Divider to Set the TEC Current Limit APPLICATIONS INFORMATION TYPICAL APPLICATION WITH DIGITAL PID USING A DAC THERMISTOR SETUP MOSFET DRIVER AMPLIFIERS PWM OUTPUT FILTER REQUIREMENTS Inductor Selection Capacitor Selection INPUT CAPACITOR SELECTION POWER DISSIPATION PWM Regulator Power Dissipation Conduction Loss (PCOND) Switching Loss (PSW) Transition Loss (PTRAN) Linear Regulator Power Dissipation PCB LAYOUT GUIDELINES BLOCK DIAGRAMS AND SIGNAL FLOW GUIDELINES FOR REDUCING NOISE AND MINIMIZING POWER LOSS General PCB Layout Guidelines PWM Power Stage Layout Guidelines Linear Power Stage Layout Guidelines EXAMPLE PCB LAYOUT USING TWO LAYERS OUTLINE DIMENSIONS ORDERING GUIDE