Data SheetADN88340.100.20T = 15°CVIN = 3.3V, ITEC = 0A0.08T = 25°CVIN = 3.3V, ITEC = 0.5A, COOLING%)T = 35°C0.15VIN = 3.3V, ITEC = 0.5A, HEATINGR (T = 45°C0.06T = 55°CVIN = 5.0V, ITEC = 0A0.10RROVIN = 5.0V, ITEC = 0.5A, COOLING0.04EVEIN = 5.0V, ITEC = 0.5A, HEATING0.050.02AG LT%) (0F0] VORE1V–0.02UT–0.05O[V –0.04T U–0.10–0.06EMPO–0.15T –0.08–0.10–0.20020406080100120140160180200 109 012345678910 201 TIME (Seconds)LOAD CURRENT AT VREF (mA) 12954- 12954- Figure 10. Thermal Stability over Ambient Temperature at VIN = 3.3 V, Figure 13. VREF Load Regulation VTEMPSET = 1 V 0.1020T = 15°CVIN = 3.3VT = 25°C0.08VIN = 5V%)T = 35°C15T = 45°C%)R (0.06T = 55°CR (10RRO0.04ERROEE50.02AGNGLT0ADI0] VO 1RE–0.02UTNTO–5[V –0.04T U–10–0.06C CURRE EEMPOITT–15–0.08–0.10–20020406080100120140160180200 10 1 00.51.01.5 010 TIME (Seconds) 12954- TEC CURRENT (A) 12954- Figure 11. Thermal Stability over Ambient Temperature at VIN = 3.3 V, Figure 14. ITEC Current Reading Error vs. TEC Current in Cooling Mode VTEMPSET = 1.5 V 1.020VVIN = 2.7V AT NO LOADIN = 3.3VV0.8VIN = 3.3V AT NO LOADIN = 5VVIN = 5.5V AT NO LOAD15V%)IN = 2.7V AT 5mA LOAD0.6VIN = 3.3V AT 5mA LOADR (V10IN = 5.5V AT 5mA LOAD0.4RRO E%)50.2NGR (ADI00RRO EREF –0.2NT–5REV–0.4–10C CURRE–0.6E IT –15–0.8–1.0 1 –20 11 013 –50050100150–1.5–1.0–0.50AMBIENT TEMPERATURE (°C) 12954- TEC CURRENT (A) 12954- Figure 12. V Figure 15. ITEC Current Reading Error vs. TEC Current in Heating Mode REF Error vs. Ambient Temperature Rev. B | Page 9 of 27 Document Outline Features Applications Functional Block Diagram General Description Revision History Specifications Absolute Maximum Ratings Thermal Resistance ESD Caution Pin Configurations and Function Descriptions Typical Performance Characteristics Detailed Functional Block Diagram Theory of Operation Analog PID Control Digital PID Control Powering the Controller Enable and Shutdown Oscillator Clock Frequency External Clock Operation Connecting Multiple ADN8834 Devices Temperature Lock Indicator (LFCSP Only) Soft Start on Power-Up TEC Voltage/Current Monitor Voltage Monitor Current Monitor Maximum TEC Voltage Limit Using a Resistor Divider to Set the TEC Voltage Limit Maximum TEC Current Limit Using a Resistor Divider to Set the TEC Current Limit Applications Information Signal Flow Thermistor Setup Thermistor Amplifier (Chopper 1) PID Compensation Amplifier (Chopper 2) MOSFET Driver Amplifiers PWM Output Filter Requirements Inductor Selection Capacitor Selection Input Capacitor Selection Power Dissipation PWM Regulator Power Dissipation Conduction Loss (PCOND) Switching Loss (PSW) Transition Loss (PTRAN) Linear Regulator Power Dissipation PCB Layout Guidelines Block Diagrams and Signal Flow Guidelines for Reducing Noise and Minimizing Power Loss General PCB Layout Guidelines PWM Power Stage Layout Guidelines Linear Power Stage Layout Guidelines Placing the Thermistor Amplifier and PID Components Example PCB Layout Using Two Layers Outline Dimensions Ordering Guide