AD8363Data Sheet4.044.043.533.533.023.022.512.51B)B)dd(V)(V)2.00R (2.00R (UTUTOOVRROVRRO1.5–1E1.5–1E1.0–21.0–20.5–30.5–30–40–4–60–50–40–30–20–10010 109 –60–50–40–30–20–10010 112 PIN (dBm)P 07368- IN (dBm) 07368- Figure 9. VOUT and Log Conformance Error with Respect to 25°C Ideal Line Figure 12. Distribution of VOUT and Error with Respect to 25°C Ideal Line over over Temperature vs. Input Amplitude at 2.14 GHz, CW, Typical Device Temperature vs. Input Amplitude at 2.14 GHz, CW 3.0063.0062.7552.7552.5042.5042.2532.2532.0022.0021.751B)1B)d1.75d(V)(V)1.500R (1.500R (UTUTOOV 1.25–1RROV 1.25–1RROEE1.00–21.00–20.75–30.75–30.50–40.50–40.25–50.25–50–60–6–60–50–40–30–20–10010 110 –60–50–40–30–20–10010 113 PIN (dBm)P 07368- IN (dBm) 07368- Figure 10. VOUT and Log Conformance Error with Respect to 25°C Ideal Line Figure 13. Distribution of VOUT and Error with Respect to 25°C Ideal Line over over Temperature vs. Input Amplitude at 2.6 GHz, CW, Typical Device Temperature vs. Input Amplitude at 2.6 GHz, CW 3.0063.0062.7552.7552.5042.5042.2532.253))VV( 2.002( 2.002GEGE1.751B)1.751B)ddOLTA 1.500R (OLTA 1.500R (T V 1.25–1T VURRO1.25–1RROEUETP 1.00–2TP 1.00–2OUOU0.75–30.75–30.50–40.50–40.25–50.25–50–60–6–60–50–40–30–20–10010 111 –60–50–40–30–20–10010 114 PIN (dBm)P 07368- IN (dBm) 07368- Figure 11. VOUT and Log Conformance Error with Respect to 25°C Ideal Line Figure 14. Distribution of VOUT and Error with Respect to 25°C Ideal Line over over Temperature vs. Input Amplitude at 3.8 GHz, CW, Typical Device Temperature vs. Input Amplitude at 3.8 GHz, CW Rev. B | Page 10 of 29 Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM GENERAL DESCRIPTION TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS THEORY OF OPERATION SQUARE LAW DETECTOR AND AMPLITUDE TARGET RF INPUT INTERFACE CHOICE OF RF INPUT PIN SMALL SIGNAL LOOP RESPONSE TEMPERATURE SENSOR INTERFACE VREF INTERFACE TEMPERATURE COMPENSATION INTERFACE POWER-DOWN INTERFACE VSET INTERFACE OUTPUT INTERFACE VTGT INTERFACE MEASUREMENT MODE BASIC CONNECTIONS SYSTEM CALIBRATION AND ERROR CALCULATION OPERATION TO 125°C OUTPUT VOLTAGE SCALING OFFSET COMPENSATION, MINIMUM CLPF, AND MAXIMUM CHPF CAPACITANCE VALUES CHOOSING A VALUE FOR CLPF RF PULSE RESPONSE AND VTGT CONTROLLER MODE BASIC CONNECTIONS CONSTANT OUTPUT POWER OPERATION DESCRIPTION OF RF CHARACTERIZATION EVALUATION AND CHARACTERIZATION CIRCUIT BOARD LAYOUTS ASSEMBLY DRAWINGS OUTLINE DIMENSIONS ORDERING GUIDE