Datasheet ADAU1328 (Analog Devices) - 7

FabricanteAnalog Devices
Descripción2 ADC/8 DAC with PLL, 192 kHz, 24-Bit Codec
Páginas / Página32 / 7 — Data Sheet. ADAU1328. Parameter. Condition. Comments. Min. Max Unit
RevisiónB
Formato / tamaño de archivoPDF / 431 Kb
Idioma del documentoInglés

Data Sheet. ADAU1328. Parameter. Condition. Comments. Min. Max Unit

Data Sheet ADAU1328 Parameter Condition Comments Min Max Unit

Línea de modelo para esta hoja de datos

Versión de texto del documento

link to page 14 link to page 14 link to page 14 link to page 14 link to page 22 link to page 22
Data Sheet ADAU1328 Parameter Condition Comments Min Max Unit
SPI PORT See Figure 11 tCCH CCLK high 35 ns tCCL CCLK low 35 ns fCCLK CCLK frequency fCCLK = 1/tCCP, only tCCP shown in Figure 11 10 MHz tCDS CDATA setup To CCLK rising 10 ns tCDH CDATA hold From CCLK rising 10 ns tCLS CLATCH setup To CCLK rising 10 ns tCLH CLATCH hold From CCLK rising 10 ns tCLHIGH CLATCH high Not shown in Figure 11 10 ns tCOE COUT enable From CCLK falling 30 ns tCOD COUT delay From CCLK falling 30 ns tCOH COUT hold From CCLK fal ing, not shown in Figure 11 30 ns tCOTS COUT tri-state From CCLK falling 30 ns DAC SERIAL PORT See Figure 24 tDBH DBCLK high Slave mode 10 ns tDBL DBCLK low Slave mode 10 ns tDLS DLRCLK setup To DBCLK rising, slave mode 10 ns tDLH DLRCLK hold From DBCLK rising, slave mode 5 ns tDLS DLRCLK skew From DBCLK falling, master mode −8 +8 ns tDDS DSDATA setup To DBCLK rising 10 ns tDDH DSDATA hold From DBCLK rising 5 ns ADC SERIAL PORT See Figure 25 tABH ABCLK high Slave mode 10 ns tABL ABCLK low Slave mode 10 ns tALS ALRCLK setup To ABCLK rising, slave mode 10 ns tALH ALRCLK hold From ABCLK rising, slave mode 5 ns tALS ALRCLK skew From ABCLK falling, master mode −8 +8 ns tABDD ASDATA delay From ABCLK falling 18 ns AUXILIARY INTERFACE tAXDS AAUXDATA setup To AUXBCLK rising 10 ns tAXDH AAUXDATA hold From AUXBCLK rising 5 ns tDXDD DAUXDATA delay From AUXBCLK falling 18 ns tXBH AUXBCLK high 10 ns tXBL AUXBCLK low 10 ns tDLS AUXLRCLK setup To AUXBCLK rising 10 ns tDLH AUXLRCLK hold From AUXBCLK rising 5 ns Rev. B | Page 7 of 32 Document Outline Features Applications General Description Functional Block Diagram Table of Contents Revision History Specifications Test Conditions Analog Performance Specifications Crystal Oscillator Specifications Digital Input/Output Specifications Power Supply Specifications Digital Filters Timing Specifications Absolute Maximum Ratings Thermal Resistance ESD Caution Pin Configuration and Function Descriptions Typical Performance Characteristics Theory of Operation Analog-to-Digital Converters (ADCs) Digital-to-Analog Converters (DACs) Clock Signals Reset and Power-Down Serial Control Port Power Supply and Voltage Reference Serial Data Ports—Data Format Time-Division Multiplexed (TDM) Modes Daisy-Chain Mode Control Registers Definitions PLL and Clock Control Registers DAC Control Registers ADC Control Registers Additional Modes Application Circuits Outline Dimensions Ordering Guide