Datasheet 2ED2106 (4) S06F (J) (Infineon) - 9

FabricanteInfineon
Descripción650 V high-side and low-side gate driver with integrated bootstrap diode
Páginas / Página24 / 9 — link. to. page. 9. link. to. page. 9. link. to. page. 9. link. to. page. …
Revisión02_10
Formato / tamaño de archivoPDF / 876 Kb
Idioma del documentoInglés

link. to. page. 9. link. to. page. 9. link. to. page. 9. link. to. page. 9. 2ED2106. (4). S06F. (J). 650. V. high-side. and. low-side. gate. driver. with. integrated. bootstrap

link to page 9 link to page 9 link to page 9 link to page 9 2ED2106 (4) S06F (J) 650 V high-side and low-side gate driver with integrated bootstrap

Línea de modelo para esta hoja de datos

Versión de texto del documento

link to page 9 link to page 9 link to page 9 link to page 9 2ED2106 (4) S06F (J) 650 V high-side and low-side gate driver with integrated bootstrap diode 5 Application information and additional details 5.1 IGBT / MOSFET gate drive The 2ED2106 (4) S06F (J) HVIC is designed to drive MOSFET or IGBT power devices. Figure 4 and Figure 5 il ustrate several parameters associated with the gate drive functionality of the HVIC. The output current of the HVIC, used to drive the gate of the power switch, is defined as IO. The voltage that drives the gate of the external power switch is defined as VHO for the high-side power switch and VLO for the low-side power switch; this parameter is sometimes generical y cal ed VOUT and in this case does not differentiate between the high-side or low-side output voltage. VB VB (or VCC) (or VCC) IO+ HO HO (or LO) + (or LO) I V O- HO (or VLO) V - S VS (or COM) (or COM) Figure 4 HVIC Sourcing current Figure 5 HVIC Sinking current 5.2 Switching and timing relationships The relationships between the input and output signals of the 2ED2106 (4) S06F (J) are illustrated below in Figure 6 and Figure 7. From these figures, we can see the definitions of several timing parameters (i.e. tON, tOFF, tR, and tF) associated with this device. HIN 50% 50% LIN HIN LIN tON tR tOFF tF HO LO 90% 90% HO LO 10% 10% Figure 6 Switching timing diagram Figure 7 Input/output logic diagram Datasheet 9 of 24 V 2.10 www.infineon.com/soi 2019-09-12 Document Outline Features Product summary Potential applications Product validation Ordering information Description 1 Table of contents 2 Block diagram 3 Pin configuration and functionality 3.1 Pin configuration 3.2 Pin functionality 4 Electrical parameters 4.1 Absolute maximum ratings 4.2 Recommended operating conditions 4.3 Static electrical characteristics 4.4 Dynamic electrical characteristics 5 Application information and additional details 5.1 IGBT / MOSFET gate drive 5.2 Switching and timing relationships 5.3 Matched propagation delays 5.4 Input logic compatibility 5.5 Undervoltage lockout 5.6 Bootstrap diode 5.7 Calculating the bootstrap capacitance CBS 5.8 Tolerant to negative tranisents on input pins 5.9 Negative voltage transient tolerance of VS pin 5.10 NTSOA – Negative Transient Safe Operating Area 5.11 Higher headroom for input to output signal transmission with logic operation upto -11 V 5.12 Maximum switching frequency 5.13 PCB layout tips 6 Qualification information0F 7 Related products 8 Package details 9 Part marking information 10 Additional documentation and resources 10.1 Infineon online forum resources 11 Revision history