Datasheet ADRF6518 (Analog Devices) - 4

FabricanteAnalog Devices
Descripción1.1 GHz Variable Gain Amplifiers and Baseband Programmable Filters
Páginas / Página39 / 4 — ADRF6518. Data Sheet. Parameter. Test Conditions/Comments. Min. Typ. Max. …
RevisiónA
Formato / tamaño de archivoPDF / 1.6 Mb
Idioma del documentoInglés

ADRF6518. Data Sheet. Parameter. Test Conditions/Comments. Min. Typ. Max. Unit

ADRF6518 Data Sheet Parameter Test Conditions/Comments Min Typ Max Unit

Línea de modelo para esta hoja de datos

Versión de texto del documento

ADRF6518 Data Sheet Parameter Test Conditions/Comments Min Typ Max Unit
OUTPUT STAGE OPP1, OPM1, OPP2, OPM2, VOCM Maximum Output Swing At maximum gain, RLOAD = 400 Ω 3 V p-p HD2 > 65 dBc, HD3 > 65 dBc, RLOAD = 400 Ω 1.5 V p-p Differential Output Impedance <10 Ω Output DC Offset Inputs shorted, offset loop enabled <20 mV Output Common-Mode Range 1.5 V p-p output voltage 0.9 VPS − 1.2 V VOCM left floating VPS/2 V VOCM Input Impedance 23 kΩ NOISE/DISTORTION Corner Frequency = 63 MHz Output Noise Density Minimum gain at fc/2 −104.6 dBV/Hz Maximum gain at fc/2 −104.3 dBV/Hz Second Harmonic. HD2 16 MHz fundamental, 1.5 V p-p Output Level Gain = 6 dB 65 dBc Gain = 54 dB 65 dBc Third Harmonic, HD3 16 MHz fundamental, 1.5 V p-p Output Level Gain = 6 dB 82 dBc Gain = 54 dB 81 dBc IMD3 30 MHz and 31 MHz tones, 1.5 V p-p output level Gain = 0 dB 60 dBc Gain = 30 dB 80 dBc Gain = 60 dB 80 dBc DIGITAL LOGIC LE, CLK, DATA, SDO Input High Voltage, VHIGH >2 V Input Low Voltage, VLOW <0.8 V Input Current, IHIGH/ILOW <1 µA Input Capacitance, CIN 2 pF SPI TIMING LE, CLK, DATA, SDO fCLK 1/tCLK 20 MHz tDH DATA hold time 5 ns tDS DATA setup time 5 ns tLH LE hold time 5 ns tLS LE setup time 5 ns tPW CLK high pulse width 5 ns tD CLK to SDO delay 5 ns POWER AND ENABLE VPS, VPSD, COM, COMD, ENBL Supply Voltage Range 3.15 3.3 3.45 V Total Supply Current ENBL = 3.3 V Maximum BW setting, high power filter 400 mA Minimum BW setting, low power filter 360 mA Filter bypassed, high power mode 260 mA Filter bypassed, low power mode 230 mA Disable Current ENBL = 0 V, with pull-down resistors on output 1 mA Disable Threshold 1.6 V Enable Response Time Delay following ENBL low-to-high transition 20 µs Disable Response Time Delay following ENBL high-to-low transition 300 ns Rev. A | Page 4 of 39 Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM GENERAL DESCRIPTION REVISION HISTORY SPECIFICATIONS TIMING DIAGRAMS ABSOLUTE MAXIMUM RATINGS ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS FILTER MODE BYPASS MODE MIXED POWER AND FILTER MODES CHARACTERIZATION NOISE FIGURE CALCULATION REGISTER MAP AND CODES THEORY OF OPERATION INPUT VGAs Driving ADRF6518 Single-Ended PEAK DETECTOR PROGRAMMABLE FILTERS Bypassing the Filters VARIABLE GAIN AMPLIFIERS (VGAs) OUTPUT BUFFERS/ADC DRIVERS DC OFFSET COMPENSATION LOOP PROGRAMMING THE ADRF6518 NOISE CHARACTERISTICS DISTORTION CHARACTERISTICS MAXIMIZING THE DYNAMIC RANGE KEY PARAMETERS FOR QUADRATURE-BASED RECEIVERS APPLICATIONS INFORMATION BASIC CONNECTIONS SUPPLY DECOUPLING INPUT SIGNAL PATH OUTPUT SIGNAL PATH DC OFFSET COMPENSATION LOOP ENABLED COMMON-MODE BYPASSING SERIAL PORT CONNECTIONS ENABLE/DISABLE FUNCTION GAIN PIN DECOUPLING PEAK DETECTOR CONNECTIONS ERROR VECTOR MAGNITUDE (EVM) PERFORMANCE EVM TEST SETUP EVM MEASUREMENT EVM SYSTEM MEASUREMENT EFFECT OF FILTER BW ON EVM PULL-DOWN RESISTORS FOR DISABLE FUNCTION INSTABILITY AT HIGH GAIN IN FILTER BYPASS MODE INSTABILITY AT LOW FILTER CORNERS AND LOW POWER MODE PEAK DETECTOR BANDWIDTH AND SLEW RATE LINEAR OPERATION OF THE ADRF6518 EVALUATION BOARD EVALUATION BOARD CONTROL SOFTWARE SCHEMATICS AND ARTWORK OUTLINE DIMENSIONS ORDERING GUIDE