Data SheetAD60360553 PIECE SAMPLE SIZEVOS AT 10dB GAINVOS VS VGAIN50) %10dB/DIV( S E L40P AM S F30O E AG NT20RCE E P100 2 57 2468101214161820 0 01 9- 9- 53 OFFSET VOLTAGE (mV) 053 0 00 Figure 10. Histogram of VOS at 10 dB Gain and VOS vs. VGAIN Figure 13. Third-Order Intermodulation Distortion at 10.7 MHz (10× Probe Used to HP3585A Spectrum Analyzer, Gain = 0 dB, PIN = 0 dBm) 50–1.0553 PIECE SAMPLE SIZE–1.2)–1.440)%(V –1.6EES ( LGGPOS–1.8MPLTA30GNEG–2.0SAVOFT U –2.2PE OTG–2.420UA TON–2.6EIVECT A –2.810GPERNE –3.0–3.20 3 –3.4 58 01 859095100105110115 0 05010020050010002000 9- 9- 53 PIN GPOS AND PIN GNEG BIAS CURRENT (nA)LOAD RESISTANCE (Ω) 053 00 0 Figure 11. Histogram of GPOS and GNEG Bias Current Figure 14. Typical Output Voltage Swing vs. Load Resistance (Negative Output Swing Limits First) 10210dB/DIV)100(ΩNCE DA98E P M I UT P96IN94 4 1 1 01 100k1M10M100M 0 9- 9- 53 53 FREQUENCY (Hz) 00 00 Figure 12. Third-Order Intermodulation Distortion at 455 kHz Figure 15. Input Impedance vs. Frequency (Gain = −10 dB) (10× Probe Used to HP3585A Spectrum Analyzer, Gain = 0 dB, P IN = 0 dBm) Rev. K | Page 7 of 24 Document Outline Features Applications General Description Functional Block Diagram Revision History Specifications Absolute Maximum Ratings ESD Caution Pin Configurations and Function Descriptions Typical Performance Characteristics Test Circuits Theory of Operation Noise Performance The Gain Control Interface Programming the Fixed-Gain Amplifier Using Pin Strapping Using the AD603 in Cascade Sequential Mode (Optimal SNR) Parallel Mode (Simplest Gain Control Interface) Low Gain Ripple Mode (Minimum Gain Error) Applications Information A Low Noise AGC Amplifier Caution Evaluation Board Outline Dimensions Ordering Guide