ADW12001PIN CONFIGURATION AND FUNCTION DESCRIPTIONSFT C)EBLSD_REM_ADDD_AN_A_ANDDKX_SEWBGV_A_A_AHARE13_A (12_A11_A10_AAVCLSMUPDOEOTRDDDDDRDRD9D8D764 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49AGND 148 D6_AVIN+_A 2PIN 147 D5_AVIN–_A 346 D4_AAGND 445 D3_AAVDD 544 D2_AREFT_A 643 D1_AREFB_A 742 D0_A (LSB)ADW12001VREF 8TOP VIEW41 DRVDD(Not to Scale)SENSE 940 DRGNDREFB_B 1039 OTR_BREFT_B 1138 D13_B (MSB)AVDD 1237 D12_BAGND 1336 D11_BVIN–_B 1435 D10_BVIN+_B 1534 D9_BAGND 1633 D8_B17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32S)DDD_B_BB_B_B_B_B_B_B_BK_BNDDDCSDFBSGVAVLD1D2D3D4D5D6D7CLWNOEDRDRPDD0_B (NOTES 3 1. THE ADW12001 LFCSP HAS AN EXPOSED PAD ON THE UNDERSIDE 00 7- OF THE PACKAGE THAT MUST BE CONNECTED TO PCB GND. 73 07 Figure 3. Pin Configuration Table 7. Pin Function Descriptions Pin No.MnemonicDescription 1, 4, 13, 16 AGND Analog Ground. 2 VIN+_A Analog Input Pin (+) for Channel A. 3 VIN−_A Analog Input Pin (−) for Channel A. 5, 12, 17, 64 AVDD Analog Power Supply. 6 REFT_A Differential Reference (+) for Channel A. 7 REFB_A Differential Reference (−) for Channel A. 8 VREF Voltage Reference Input/Output. 9 SENSE Reference Mode Selection. 10 REFB_B Differential Reference (−) for Channel B. 11 REFT_B Differential Reference (+) for Channel B. 14 VIN−_B Analog Input Pin (−) for Channel B. 15 VIN+_B Analog Input Pin (+) for Channel B. 18 CLK_B Clock Input Pin for Channel B. 19 DCS Enable Duty Cycle Stabilizer (DCS) Mode. 20 DFS Data Output Format Select Pin. Low for offset binary, high for twos complement. 21 PDWN_B Power-Down Function Selection for Channel B. Logic 0 enables Channel B. Logic 1 powers down Channel B (outputs static, not high-Z). 22 OEB_B Output Enable Pin for Channel B. Logic 0 enables Data Bus B. Logic 1 sets outputs to high-Z. 23 to 27 D0_B (LSB) to D4_B Channel B Data Output Bits. 30 to 37 D5_B to D12_B Channel B Data Output Bits. 38 D13_B (MSB) Channel B Data Output Bits. 28, 40, 53 DRGND Digital Output Ground. Rev. 0 | Page 9 of 24 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM PRODUCT HIGHLIGHTS TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS DC SPECIFICATIONS AC SPECIFICATIONS DIGITAL SPECIFICATIONS SWITCHING SPECIFICATIONS Timing Diagram ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TERMINOLOGY TYPICAL PERFORMANCE CHARACTERISTICS EQUIVALENT CIRCUITS THEORY OF OPERATION ANALOG INPUT Differential Input Configurations Single-Ended Input Configuration CLOCK INPUT AND CONSIDERATIONS POWER DISSIPATION AND STANDBY MODE DIGITAL OUTPUTS TIMING DATA FORMAT VOLTAGE REFERENCE Internal Reference Connection External Reference Operation THERMAL CONSIDERATIONS OUTLINE DIMENSIONS ORDERING GUIDE