Datasheet AD9273 (Analog Devices) - 5

FabricanteAnalog Devices
DescripciónOctal LNA/VGA/AAF/ADC and Crosspoint Switch
Páginas / Página48 / 5 — AD9273. AD9273-25. AD9273-40. AD9273-50. Parameter1. Conditions. Min Typ. …
RevisiónB
Formato / tamaño de archivoPDF / 928 Kb
Idioma del documentoInglés

AD9273. AD9273-25. AD9273-40. AD9273-50. Parameter1. Conditions. Min Typ. Max Min Typ. Max Unit

AD9273 AD9273-25 AD9273-40 AD9273-50 Parameter1 Conditions Min Typ Max Min Typ Max Unit

Línea de modelo para esta hoja de datos

Versión de texto del documento

link to page 7
AD9273 AD9273-25 AD9273-40 AD9273-50 Parameter1 Conditions Min Typ Max Min Typ Max Min Typ Max Unit
AAF Bandwidth In range ±10 ±10 ±10 % Tolerance Group Delay f = 1 MHz to ±2 ±2 ±2 ns Variation 18 MHz, GAIN+ = 0 V to 1.6 V Input-Referred LNA gain = 1.94/1.64/1.38 1.94/1.64/1.38 1.94/1.64/1.38 nV/√Hz Noise Voltage 15.6 dB/ 17.9 dB/ 21.3 dB, RFB = ∞ Noise Figure LNA gain = 15.6 dB/ 17.9 dB/ 21.3 dB Active Termina- RS = 50 Ω, 10.3/8.7/6.8 10.3/8.6/6.7 10.3/8.6/6.7 dB tion Matched RFB = 200 Ω/ 250 Ω/350 Ω Unterminated RFB = ∞ 7.1/6.0/4.8 7.1/5.9/4.8 7.1/5.9/4.8 dB Correlated Noise No signal, −30 −30 −30 dB Ratio correlated/ uncorrelated Output Offset −35 +35 −35 +35 −35 +35 LSB Signal-to-Noise fIN = 5 MHz at 65.5 64 63.5 dBFS Ratio (SNR) −10 dBFS, GAIN+ = 0 V fIN = 5 MHz at 58.5 57 56.5 dBFS −1 dBFS, GAIN+ = 1.6 V Harmonic Distortion Second fIN = 5 MHz at −55 −52 −52 dBc Harmonic −10 dBFS, GAIN+ = 0 V fIN = 5 MHz at −67 −62 −58 dBc −1 dBFS, GAIN+ = 1.6 V Third Harmonic fIN = 5 MHz at −56 −50 −47 dBc −10 dBFS, GAIN+ = 0 V fIN = 5 MHz at −61 −56 −55 dBc −1 dBFS, GAIN+ = 1.6 V Two-Tone IMD3 fIN1 = 5.0 MHz at −75 −75 −75 dBc (2 × F1 − F2) −1 dBFS, Distortion fIN2 = 5.01 MHz at −21 dBFS, GAIN+ = 1.6 V, LNA gain = 21.3 dB Channel-to-Channel fIN1 = 5.0 MHz at −70 −70 −70 dB Crosstalk −1 dBFS Overrange −65 −65 −65 dB condition4 Channel-to-Channel Full TGC path, 0.3 0.3 0.3 Degrees Delay Variation fIN = 5 MHz, GAIN+ = 0 V to 1.6 V PGA GAIN Differential 21/24/27/30 21/24/27/30 21/24/27/30 dB input to differential output Rev. B | Page 5 of 48 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM TABLE OF CONTENTS REVISION HISTORY PRODUCT HIGHLIGHTS SPECIFICATIONS AC SPECIFICATIONS DIGITAL SPECIFICATIONS SWITCHING SPECIFICATIONS ADC TIMING DIAGRAMS ABSOLUTE MAXIMUM RATINGS THERMAL IMPEDANCE ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS EQUIVALENT CIRCUITS THEORY OF OPERATION ULTRASOUND CHANNEL OVERVIEW Low Noise Amplifier (LNA) Recommendation Active Impedance Matching LNA Noise INPUT OVERDRIVE Input Overload Protection CW DOPPLER OPERATION Crosspoint Switch TGC OPERATION Variable Gain Amplifier Gain Control VGA Noise Antialiasing Filter ADC CLOCK INPUT CONSIDERATIONS Clock Duty Cycle Considerations Clock Jitter Considerations Power Dissipation and Power-Down Mode Digital Outputs and Timing SDIO Pin SCLK Pin CSB Pin RBIAS Pin Voltage Reference Power and Ground Recommendations Exposed Paddle Thermal Heat Slug Recommendations SERIAL PORT INTERFACE (SPI) HARDWARE INTERFACE MEMORY MAP READING THE MEMORY MAP TABLE Caution RESERVED LOCATIONS DEFAULT VALUES LOGIC LEVELS OUTLINE DIMENSIONS ORDERING GUIDE