Datasheet AD6641 (Analog Devices) - 8

FabricanteAnalog Devices
Descripción250 MHz Bandwidth DPD Observation Receiver
Páginas / Página28 / 8 — AD6641. SPI TIMING REQUIREMENTS. Table 5. Parameter. Description. Limit …
Formato / tamaño de archivoPDF / 662 Kb
Idioma del documentoInglés

AD6641. SPI TIMING REQUIREMENTS. Table 5. Parameter. Description. Limit Unit. Timing Diagrams. N – 1. N + 4. N + 5. N + 3. VIN±. N + 1. N + 2

AD6641 SPI TIMING REQUIREMENTS Table 5 Parameter Description Limit Unit Timing Diagrams N – 1 N + 4 N + 5 N + 3 VIN± N + 1 N + 2

Línea de modelo para esta hoja de datos

Versión de texto del documento

AD6641 SPI TIMING REQUIREMENTS Table 5. Parameter Description Limit Unit
tDS Setup time between the data and the rising edge of SCLK 2 ns min tDH Hold time between the data and the rising edge of SCLK 2 ns min tCLK Period of the SCLK 40 ns min tS Setup time between CSB and SCLK 2 ns min tH Hold time between CSB and SCLK 2 ns min tHIGH SCLK pulse width high 10 ns min tLOW SCLK pulse width low 10 ns min tEN_SDIO Time required for the SDIO pin to switch from an input to an output relative to the SCLK falling edge 10 ns min tDIS_SDIO Time required for the SDIO pin to switch from an output to an input relative to the SCLK rising edge 10 ns min
Timing Diagrams N – 1 t N + 4 A N + 5 N N + 3 VIN± N + 1 N + 2 tCH tCL CLK+
02 813-0
CLK–
09 Figure 2. Input Interface Timing
CLK+ CLK– tCPD tPCLK tPCLK_CH PCLK+ PCLK– tSKEW PD[11:0] OUTPUT DATA BUS
13-003 098 Figure 3. Parallel CMOS Mode Output Interface Timing
SP_SCLK tDSDFS SP_SDFS
813-004 09 Figure 4. SP_SDFS Propagation Delay Rev. 0 | Page 8 of 28 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM TABLE OF CONTENTS REVISION HISTORY PRODUCT HIGHLIGHTS SPECIFICATIONS DC SPECIFICATIONS AC SPECIFICATIONS DIGITAL SPECIFICATIONS SWITCHING SPECIFICATIONS SPI TIMING REQUIREMENTS Timing Diagrams ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS EQUIVALENT CIRCUITS SPI REGISTER MAP THEORY OF OPERATION FIFO OPERATION Single Capture Mode Fill Pin Timing Dump Pin Timing SPORT Master Mode (Single Capture) Fill Pulse (1) Empty Signal (2) Full Signal (3) Dump Signal (4)—Transition to High SCLK Signal (5) SDFS Signal (6) Dump Signal (7)—Transition to Low Empty Signal (8)—Transition to High Parallel Master Mode (Single Capture) Fill Pulse (1) Empty Signal (2) Full Signal (3) Dump Signal (4)—Transition to High PCLK± Signal (5) PD[11:0] Signal (6) Dump Signal (7)—Transition to Low Empty Signal (8)—Transition to High Continuous Capture Mode FIFO OUTPUT INTERFACES SPORT Interface Serial Data Frame (Serial Bus Master) CMOS Output Interface LVDS Output Interface ANALOG INPUT AND VOLTAGE REFERENCE VREF CONFIGURATION USING THE SPI OUTLINE DIMENSIONS ORDERING GUIDE