AD8284Data SheetPIN CONFIGURATION AND FUNCTION DESCRIPTIONSDD33DRVDD33DRVNCDVD0D1D2D3D4D5D6D7D8D9D10D11DVNC64 63 6261 60 59 5857 56 55 54 53 5251 50 49NC148 NCPIN 1SFLAG247TEST4PDWN346 DVDD18CLKDVDD18445 CLK+SCLK544 CLK–CS6AD828443 DVDD33CLKSDI7TOP VIEW42 AVDD33REF(Not to Scale)SDO841BANDAUX940 VREFMUX[0] 1039 RBIASMUX[1]1138APOUTZSEL 1237ANOUTTEST1 1336TEST3TEST2 1435AVDD18ADCDVDD33SPI1534 AGNDNC 1633 NC171819 2021 22 23 24 25 26 27 2829 30 3132NCNCDD18DD33INA+INA–INB+INB–INC+INC–IND+IND–DD33DD18AVAVAVINADC+INADC–AVNOTES 003 1. TIE THE EXPOSED PAD ON THE BOTTOM SIDE TO THE ANALOG GROUND PLANE. 2. NC = NO CONNECTION. TIE NC TO ANY POTENTIAL. 10992- Figure 3. Pin Configuration Table 6. Pin Function Descriptions Pin No.MnemonicDescription 1 NC No Connection. Tie NC to any potential. 2 SFLAG Saturation Flag. 3 PDWN Full Power-Down. A logic high on PDWN overrides the SPI and powers down the part; a logic low allows selection through the SPI. 4 DVDD18 1.8 V Digital Supply. 5 SCLK Serial Clock. 6 CS Chip Select. 7 SDI Serial Data Input. 8 SDO Serial Data Output. 9 AUX Auxiliary Channel. A logic high on AUX switches the AUX channel to ADC (INADC+/INADC−). 10 MUX[0] Digital Control for Mux Channel Selection. 11 MUX[1] Digital Control for Mux Channel Selection. 12 ZSEL Input Impedance Select. A logic high on ZSEL overrides the SPI and sets the input impedance to 200 kΩ; a logic low allows selection through the SPI. 13 TEST1 Test. Do not use the TEST1 pin; tie TEST1 to ground. 14 TEST2 Test. Do not use the TEST2 pin; tie TEST2 to ground. 15 DVDD33SPI 3.3 V Digital Supply, SPI Port. 16 NC No Connection. Tie NC to any potential. 17 NC No Connection. Tie NC to any potential. 18 AVDD18 1.8 V Analog Supply. 19 AVDD33 3.3 V Analog Supply. 20 INA+ Positive Mux Analog Input for Channel A. 21 INA− Negative Mux Analog Input for Channel A. 22 INB+ Positive Mux Analog Input for Channel B. 23 INB− Negative Mux Analog Input for Channel B. Rev. D | Page 8 of 28 Document Outline Features Applications Functional Block Diagram General Description Table of Contents Revision History Specifications AC Specifications Digital Specifications Switching Specifications Timing and Switching Diagram Absolute Maximum Ratings ESD Caution Pin Configuration and Function Descriptions Typical Performance Characteristics Theory of Operation Radar Receive Path AFE Channel Overview Multiplexer Low Noise Amplifier Recommendation Antialiasing Filter Saturation Flag ADC AUX Channel Clock Input Considerations Clock Duty Cycle Considerations Clock Jitter Considerations SDI and SDO Pins SCLK Pin CS Pin RBIAS Pin Voltage Reference Power and Ground Recommendations Exposed Pad Thermal Heat Slug Recommendations Serial Port Interface (SPI) Hardware Interface Memory Map Reading the Memory Map Table Caution Logic Levels Reserved Locations Default Values Application Circuits Packaging and Ordering Information Outline Dimensions Ordering Guide Automotive Products