AD8285Data SheetPIN CONFIGURATION AND FUNCTION DESCRIPTIONSDRVDRVDD33DD33NCDVNCNCD0D1D2D3D4D5D6D7D8D9D10D11DVNC727170696867666564636261605958575655NC154 NCPIN 1DSYNC2INDICATOR53 TEST4PDWN352 DVDD18CLKDVDD18451 CLK+SCLK550 CLK–SDIO649 DVDD33CLKCS748 AVDD33REFAUX847 VREFMUXA9AD828546 RBIASZSEL 10TOP VIEW45 BANDTEST1 11(Not to Scale)44 APOUTTEST2 1243 ANOUTDVDD33SPI 1342 TEST3AVDD18 1441 AVDD18ADCAVDD33A 1540 AVDD18INA– 1639 INADC+INA+ 1738 INADC–NC 1837 NC192021222324252627282930313233343536–––NCNCBCD33BNCNCNCNCNCININB+33CININC+33DININD+DD33DD33DDDDDDAVAVAVAVAVNOTES 003 1. NC = NO CONNECT. DO NOT CONNECT TO THIS PIN. 52- 2. TIE THE EXPOSED PAD ON THE BOTTOM OF THE PACKAGE TO THE ANALOG/DIGITAL GROUND PLANE. 119 Figure 3. Pin Configuration Table 6. Pin Function DescriptionsPin No.MnemonicDescription 0 EPAD Exposed Pad. Tie the exposed pad on the bottom of the package to the analog/digital ground plane. 1 NC No Connect. Do not connect to this pin. 2 DSYNC Data Output Synchronization. 3 PDWN Full Power Down. Logic high overrides the SPI and powers down the device. Logic low allows selection of the power down option through the SPI. 4 DVDD18 1.8 V Digital Supply. 5 SCLK Serial Clock. 6 SDIO Serial Data Input/Output. 7 CS Chip Select Bar. 8 AUX Auxiliary. A logic high on AUX switches the AUX channel (INADC+/INADC−) to the ADC. The AUX pin has a higher priority than the MUXA pin. 9 MUXA Channel A Select. Logic high forces to Channel A unless AUX is asserted. 10 ZSEL Input Impedance Select. Logic high overrides the SPI and sets the input impedance to 200 kΩ. Logic low allows selection of the input impedance through the SPI. 11 TEST1 Test. Do not use the TEST1 pin; tie it to ground. 12 TEST2 Test. Do not use the TEST2 pin; tie it to ground. 13 DVDD33SPI 3.3 V Digital Supply for SPI Port. 14 AVDD18 1.8 V Analog Supply. 15 AVDD33A 3.3 V Analog Supply for Channel A. 16 INA− Negative LNA Analog Input for Channel A. 17 INA+ Positive LNA Analog Input for Channel A. 18 NC No Connect. Do not connect to this pin. 19 NC No Connect. Do not connect to this pin. 20 NC No Connect. Do not connect to this pin. 21 AVDD33B 3.3 V Analog Supply for Channel B. 22 INB− Negative LNA Analog Input for Channel B. 23 INB+ Positive LNA Analog Input for Channel B. Rev. B | Page 8 of 27 Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM GENERAL DESCRIPTION TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS AC SPECIFICATIONS DIGITAL SPECIFICATIONS SWITCHING SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS THEORY OF OPERATION RADAR RECEIVE PATH AFE CHANNEL OVERVIEW Low Noise Amplifier (LNA) Recommendation Antialiasing Filter (AAF) Mux and Mux Controller ADC CLOCK INPUT CONSIDERATIONS CLOCK DUTY CYCLE CONSIDERATIONS CLOCK JITTER CONSIDERATIONS SDIO PIN SCLK PIN CS\ PIN RBIAS PIN VOLTAGE REFERENCE POWER AND GROUND RECOMMENDATIONS EXPOSED PADDLE THERMAL HEAT SLUG RECOMMENDATIONS SERIAL PERIPHERAL INTERFACE (SPI) HARDWARE INTERFACE MEMORY MAP READING THE MEMORY MAP TABLE LOGIC LEVELS RESERVED LOCATIONS DEFAULT VALUES APPLICATION DIAGRAMS OUTLINE DIMENSIONS ORDERING GUIDE AUTOMOTIVE PRODUCTS