link to page 1 link to page 1 link to page 1 link to page 3 link to page 3 link to page 3 link to page 3 link to page 4 link to page 4 link to page 8 link to page 8 link to page 9 link to page 9 link to page 9 link to page 10 link to page 10 link to page 10 link to page 11 link to page 11 link to page 13 link to page 13 link to page 14 link to page 15 link to page 15 link to page 16 link to page 16 link to page 17 link to page 20 link to page 20 link to page 22 link to page 25 link to page 25 link to page 26 link to page 27 link to page 43 link to page 45 link to page 49 link to page 50 link to page 53 link to page 56 link to page 58 link to page 61 link to page 62 link to page 63 link to page 15 link to page 36 link to page 63 link to page 41 link to page 41 link to page 20 ADSP-BF531/ADSP-BF532/ADSP-BF533TABLE OF CONTENTS Features ... 1 Development Tools .. 15 Memory .. 1 Additional Information .. 16 Peripherals ... 1 Related Signal Chains ... 16 General Description ... 3 Pin Descriptions .. 17 Portable Low Power Architecture ... 3 Specifications .. 20 System Integration .. 3 Operating Conditions ... 20 Processor Peripherals ... 3 Electrical Characteristics ... 22 Blackfin Processor Core .. 4 Absolute Maximum Ratings ... 25 Memory Architecture .. 4 ESD Sensitivity ... 25 DMA Controllers .. 8 Package Information .. 26 Real-Time Clock ... 8 Timing Specifications ... 27 Watchdog Timer .. 9 Output Drive Currents ... 43 Timers ... 9 Test Conditions .. 45 Serial Ports (SPORTs) .. 9 Thermal Characteristics .. 49 Serial Peripheral Interface (SPI) Port ... 10 160-Ball CSP_BGA Ball Assignment ... 50 UART Port .. 10 169-Ball PBGA Ball Assignment ... 53 General-Purpose I/O Port F ... 10 176-Lead LQFP Pinout .. 56 Parallel Peripheral Interface ... 11 Outline Dimensions .. 58 Dynamic Power Management .. 11 Surface-Mount Design .. 61 Voltage Regulation .. 13 Automotive Products .. 62 Clock Signals ... 13 Ordering Guide ... 63 Booting Modes ... 14 Instruction Set Description ... 15 REVISION HISTORY8/13— Rev. H to Rev. I Updated Development Tools .. 15 Corrected Conditions value of the VIL specification in Operating Conditions ... 20 Added notes to Table 30 in Serial Ports—Enable and Three-State .. 36 Added Timer Clock Timing .. 41 Revised Timer Cycle Timing ... 41 Updated Ordering Guide ... 63 Rev. I | Page 2 of 64 | August 2013 Document Outline Blackfin Embedded Processor Features Memory Peripherals Table Of Contents Revision History General Description Portable Low Power Architecture System Integration Processor Peripherals Blackfin Processor Core Memory Architecture Internal (On-Chip) Memory External (Off-Chip) Memory I/O Memory Space Booting Event Handling Core Event Controller (CEC) System Interrupt Controller (SIC) Event Control DMA Controllers Real-Time Clock Watchdog Timer Timers Serial Ports (SPORTs) Serial Peripheral Interface (SPI) Port UART Port General-Purpose I/O Port F Parallel Peripheral Interface General-Purpose Mode Descriptions Input Mode Frame Capture Mode Output Mode ITU-R 656 Mode Descriptions Active Video Only Mode Vertical Blanking Interval Mode Entire Field Mode Dynamic Power Management Full-On Operating Mode—Maximum Performance Active Operating Mode—Moderate Power Savings Sleep Operating Mode—High Dynamic Power Savings Deep Sleep Operating Mode—Maximum Dynamic Power Savings Hibernate State—Maximum Static Power Savings Power Savings Voltage Regulation Voltage Regulator Layout Guidelines Clock Signals Booting Modes Instruction Set Description Development Tools Integrated Development Environments (IDEs) EZ-KIT Lite Evaluation Board EZ-KIT Lite Evaluation Kits Software Add-Ins for CrossCore Embedded Studio Board Support Packages for Evaluation Hardware Middleware Packages Algorithmic Modules Designing an Emulator-Compatible DSP Board (Target) Additional Information Related Signal Chains Pin Descriptions Specifications Operating Conditions Electrical Characteristics Absolute Maximum Ratings ESD Sensitivity Package Information Timing Specifications Clock and Reset Timing Asynchronous Memory Read Cycle Timing Asynchronous Memory Write Cycle Timing SDRAM Interface Timing External Port Bus Request and Grant Cycle Timing Parallel Peripheral Interface Timing Serial Port Timing Serial Peripheral Interface (SPI) Port—Master Timing Serial Peripheral Interface (SPI) Port—Slave Timing General-Purpose I/O Port F Pin Cycle Timing Universal Asynchronous Receiver-Transmitter (UART) Ports—Receive and Transmit Timing Timer Clock Timing Timer Cycle Timing JTAG Test and Emulation Port Timing Output Drive Currents Test Conditions Output Enable Time Measurement Output Disable Time Measurement Example System Hold Time Calculation Capacitive Loading Thermal Characteristics 160-Ball CSP_BGA Ball Assignment 169-Ball PBGA Ball Assignment 176-Lead LQFP Pinout Outline Dimensions Surface-Mount Design Automotive Products Ordering Guide