Data SheetAD8372SERIAL CONTROL INTERFACE TIMINGtCLKtPWCLK1 OR CLK2tLHtLSLCH1 OR LCH2tDStDHSDI1 OR SDI2WRITE BITDON'T CARELSBLSB + 1LSB + 2MSB – 2MSB – 1MSBNOTES1. THE FIRST SDI BIT DETERMINES WHETHER THE PART IS WRITING TO OR READING FROM THE INTERNAL GAIN WORD REGISTER. FOR A 003 WRITE OPERATION, THE FIRST BIT SHOULD BE A LOGIC 1. THE GAIN WORD BIT IS THEN REGISTERED INTO THE SDI PIN ON CONSECUTIVERISING EDGES OF THE CLOCK. 07051- Figure 2. Write Mode Timing Diagram tttLHPWCLKtDCLK1 OR CLK2tLSLCH1 OR LCH2tDStDHSDI1 OR SDI2READ BITDCDCDCDCDCDCDCSDO1 OR SDO2LSBLSB + 1LSB + 2MSB – 2MSB – 1MSB 004 NOTES1. THE FIRST SDI BIT DETERMINES WHETHER THE PART IS WRITING TO OR READING FROM THE INTERNAL GAIN WORD REGISTER. FOR A 07051- READ OPERATION, THE FIRST BIT SHOULD BE A LOGIC 0. THE GAIN WORD BIT IS THEN UPDATED AT THE SDO PIN ON CONSECUTIVEFALLING EDGES OF THE CLOCK. Figure 3. Read Mode Timing Diagram Table 3. Serial Programming Timing Parameters ParameterMinUnit Clock Pulse Width (tPW) 10 ns Clock Period (tCK) 20 ns Write Mode Setup Time Data vs. Clock (tDS) 0.0 ns Hold Time Data vs. Clock (tDH) 1.6 ns Setup Time Latch vs. Clock (tLS) −1.8 ns Hold Time Latch vs. Clock (tLH) 2.0 ns Read Mode Clock to Data Out (tD) 4.5 ns Rev. C | Page 5 of 16 Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM GENERAL DESCRIPTION REVISION HISTORY SPECIFICATIONS SERIAL CONTROL INTERFACE TIMING ABSOLUTE MAXIMUM RATINGS ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS THEORY OF OPERATION SINGLE-ENDED AND DIFFERENTIAL SIGNALS PASSIVE FILTER TECHNIQUES DIGITAL GAIN CONTROL DRIVING ANALOG-TO-DIGITAL CONVERTERS EVALUATION BOARD SCHEMATIC OUTLINE DIMENSIONS ORDERING GUIDE