Data SheetAD5750/AD5750-1/AD5750-2Timing Diagramst1SCLK1216tt32t6tt45SYNCt8t7SDIND15D0CLEARt10t9VOUTRESETt 003 13 07268- Figure 2. Write Mode Timing Diagram SCLKtSYNC11A2SDINA1A0R = 10R3R2R1R0CLRSELOUTENCLEARRSETRESET00t12SDOXXXXXR3R2R1R0PECOVERIOUTVOUTCLRSELOUTENRSET 004 ERRORTEMPFAULTFAULT 07268- Figure 3. Readback Mode Timing Diagram Rev. F | Page 9 of 36 Document Outline Features Applications General Description Table of Contents Revision History Functional Block Diagram Specifications Timing Characteristics Timing Diagrams Absolute Maximum Ratings ESD Caution Pin Configuration and Function Descriptions Typical Performance Characteristics Voltage Output Current Output Terminology Theory of Operation Software Mode Current Output Architecture Driving Inductive Loads Voltage Output Amplifier Driving Large Capacitive Loads Power-On State of AD5750/AD5750-1/AD5750-2 Default Registers at Power-On Reset Function OUTEN Software Control Input Shift Register Status Bit Read Operation Hardware Control Transfer Function Detailed Description of Features Output Fault Alert—Software Mode Output Fault Alert—Hardware Mode Voltage Output Short-Circuit Protection Asynchronous Clear (CLEAR) External Current Setting Resistor Programmable Overrange Modes Packet Error Checking Applications Information Transient Voltage Protection Thermal Considerations Layout Guidelines Galvanically Isolated Interface Microprocessor Interfacing Outline Dimensions Ordering Guide