AD9059PIN FUNCTION DESCRIPTIONSNN + 3N + 5Pin No.MnemonicFunctionAINN + 1 1, 28 AINA, AINB Analog Inputs for ADC A and B. N + 2N + 4 2 VREF Internal Voltage Reference (2.5 V t Typical); Bypass with 0.1 µF to A Ground or Overdrive with External ENCODEtEH tEL Voltage Reference. t 3 PWRDN Power-Down Function Select; Logic V HIGH for Power-Down Mode DIGITALN – 3N – 2N – 1NN + 1N + 2OUTPUTS (Digital Outputs Go to High- Impedance State). tPD 4, 25 VD Analog 5 V Power Supply. MINTYPMAX 5, 24, 27 GND Ground. tAAPERTURE DELAY2.7nstEHPULSEWIDTH HIGH6.7ns166ns 6, 23 VDD Digital Output Power Supply. tELPULSEWIDTH LOW6.7ns166ns Nominally 3 V to 5 V. tVOUTPUT VALID TIME4.0ns6.6ntOUTPUT PROP DELAY 7–14 D7A–D0A Digital Outputs of ADC A. PD9.5ns14.2ns 22–15 D7B–D0B Digital Outputs of ADC B. Figure 1. Timing Diagram 26 ENCODE Encode Clock for ADCs A and B PIN CONFIGURATION (ADCs Sample Simultaneously on the Rising Edge of ENCODE). AINA 128 AINBTable I. Digital Coding (VREF = 2.5 V)VREF 227 GNDPWRDN 326 ENCODEAnalog Input (V)Voltage LevelDigital OutputV425 VDDGND 524 GND 3.0 Positive Full Scale 1111 1111 AD9059V623 2.502 Midscale + 1/2 LSB 1000 0000 DDTOP VIEWVDDD7A (MSB) 7 (Not to Scale) 22 2.498 Midscale – 1/2 LSB 0111 1111 D7B (MSB)D6A 821 2.0 Negative Full Scale 0000 0000 D6BD5A 920 D5BD4A 1019 D4BD3A 1118 D3BD2A 1217 D2BD1A 1316 D1BD0A (LSB) 1415 D0B (LSB) –4– REV. A Document Outline FEATURES APPLICATIONS PRODUCT DESCRIPTION FUNCTIONAL BLOCK DIAGRAM PIN CONFIGURATION SPECIFICATIONS EXPLANATION OF TEST LEVELS ABSOLUTE MAXIMUM RATINGS ORDERING GUIDE PIN CONFIGURATION PIN FUNCTION DESCRIPTIONS Typical Performance Characteristics THEORY OF OPERATION USING THE AD9059 Analog Inputs Voltage Reference Digital Logic (5 V/3 V Systems) Timing Power Dissipation Applications Evaluation Board OUTLINE DIMENSIONS Revision History