Datasheet AD7450 (Analog Devices) - 7

FabricanteAnalog Devices
DescripciónDifferential Input, 1 MSPS, 12-BIT SAR ADC
Páginas / Página23 / 7 — AD7450. PIN CONFIGURATION. REF. SCLK. IN+. TOP VIEW. 3 (Not to Scale) 6. …
RevisiónA
Formato / tamaño de archivoPDF / 506 Kb
Idioma del documentoInglés

AD7450. PIN CONFIGURATION. REF. SCLK. IN+. TOP VIEW. 3 (Not to Scale) 6. IN–. SDATA. GND 4. PIN FUNCTION DESCRIPTION. Pin Number. Mnemonic

AD7450 PIN CONFIGURATION REF SCLK IN+ TOP VIEW 3 (Not to Scale) 6 IN– SDATA GND 4 PIN FUNCTION DESCRIPTION Pin Number Mnemonic

Línea de modelo para esta hoja de datos

Versión de texto del documento

AD7450 PIN CONFIGURATION 1 8 V V REF DD V 2 AD7450 7 SCLK IN+ TOP VIEW V 3 (Not to Scale) 6 IN– SDATA GND 4 5 CS PIN FUNCTION DESCRIPTION Pin Number Mnemonic Function
1 VREF Reference Input for the AD7450. An external reference must be applied to this input. For a 5 V power supply, the reference is 2.5 V (± 1%), and for a 3 V power supply, the reference is 1.25 V (± 1%) for specified performance. This pin should be decoupled to GND with a capacitor of at least 0.1 µF. See the References section for more details. 2 VIN+ Positive Terminal for Differential Analog Input 3 VIN– Negative Terminal for Differential Analog Input 4 GND Analog Ground. Ground reference point for all circuitry on the AD7450. All analog input signals and any external reference signal should be referred to this GND voltage. 5 CS Chip Select. Active low logic input. This input provides the dual function of initiating a conversion on the AD7450 and framing the serial data transfer. 6 SDATA Serial Data. Logic output. The conversion result from the AD7450 is provided on this output as a serial data stream. The bits are clocked out on the falling edge of the SCLK input. The data stream consists of four leading zeros followed by the 12 bits of conversion data that is provided MSB first. The output coding is two’s complement. 7 SCLK Serial Clock. Logic input. SCLK provides the serial clock for accessing data from the part. This clock input is also used as the clock source for the AD7450’s conversion process. 8 VDD Power Supply Input. VDD is 3 V (± 10%) or 5 V (± 5%). This supply should be decoupled to GND with a 0.1 µF capacitor and a 10 µF tantalum capacitor. –6– Rev. A