Datasheet AD7452 (Analog Devices) - 6

FabricanteAnalog Devices
DescripciónDifferential Input, 555 kSPS, 12-Bit A/D Converter in 8-Lead SOT-23
Páginas / Página25 / 6 — Data Sheet. AD7452. TIMING SPECIFICATIONS. Table 2. Parameter. Limit at …
RevisiónC
Formato / tamaño de archivoPDF / 648 Kb
Idioma del documentoInglés

Data Sheet. AD7452. TIMING SPECIFICATIONS. Table 2. Parameter. Limit at TMIN, TMAX. Unit. Description. CONVERT. SCLK. tQUIET. SDATA. DB11. DB10

Data Sheet AD7452 TIMING SPECIFICATIONS Table 2 Parameter Limit at TMIN, TMAX Unit Description CONVERT SCLK tQUIET SDATA DB11 DB10

Línea de modelo para esta hoja de datos

Versión de texto del documento

link to page 6 link to page 20 link to page 7 link to page 7 link to page 22
Data Sheet AD7452 TIMING SPECIFICATIONS
Guaranteed by characterization. All input signals are specified with tr = tf = 5 ns (10% to 90% of VDD) and timed from a 1.6 V voltage level. See Figure 2 and the Serial Interface section. VDD = 2.7 V to 3.6 V, fSCLK = 10 MHz, fS = 555 kSPS, VREF = 2.0 V; VDD = 4.75 V to 5.25 V, fSCLK = 10 MHz, fS = 555 kSPS, VREF = 2.5 V; V 1 CM = VREF; TA = TMIN to TMAX, unless otherwise noted.
Table 2. Parameter Limit at TMIN, TMAX Unit Description
f 2 SCLK 10 kHz min 10 MHz max tCONVERT 16 × tSCLK tSCLK = 1/fSCLK 1.6 μs max tQUIET 60 ns min Minimum quiet time between the end of a serial read and the next falling edge of CS t1 10 ns min Minimum CS pulse width t2 10 ns min CS falling edge to SCLK falling edge setup time t 3 3 20 ns max Delay from CS falling edge until SDATA three-state disabled t 3 4 40 ns max Data access time after SCLK falling edge t5 0.4 tSCLK ns min SCLK high pulse width t6 0.4 tSCLK ns min SCLK low pulse width t7 10 ns min SCLK edge to data valid hold time t 4 8 10 ns min SCLK falling edge to SDATA three-state enabled 35 ns max SCLK falling edge to SDATA three-state enabled t 5 POWER-UP 1 μs max Power-up time from full power-down 1 Common-mode voltage. 2 Mark/space ratio for the SCLK input is 40/60 to 60/40. 3 Measured with the load circuit of Figure 3 and defined as the time required for the output to cross 0.8 V or 2.4 V with VDD = 5 V, or 0.4 V or 2.0 V for VDD = 3 V. 4 t8 is derived from the measured time taken by the data outputs to change 0.5 V when loaded with the circuit of Figure 3. The measured number is then extrapolated back to remove the effects of charging or discharging the 25 pF capacitor. This means that the time, t8, quoted in the Timing Specifications is the true bus relinquish time of the part and is independent of the bus loading. 5 See Power-Up Time section.
t1 CS t t CONVERT 2 t5 B SCLK 1 2 3 4 5 13 14 15 16 t t 6 t8 3 t t7 4 tQUIET
-002 A
SDATA 0 0 0 0 DB11 DB10 DB2 DB1 DB0
54-
4 LEADING ZEROS THREE-STATE
031 Figure 2. Serial Interface Timing Diagram Rev. C | Page 5 of 24 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM PRODUCT HIGHLIGHTS TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS TIMING SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TERMINOLOGY TYPICAL PERFORMANCE CHARACTERISTICS CIRCUIT INFORMATION CONVERTER OPERATION ADC TRANSFER FUNCTION TYPICAL CONNECTION DIAGRAM ANALOG INPUT Analog Input Structure DRIVING DIFFERENTIAL INPUTS Differential Amplifier Op Amp Pair RF Transformer DIGITAL INPUTS REFERENCE Example 1 Example 2 SINGLE-ENDED OPERATION SERIAL INTERFACE Timing Example MODES OF OPERATION NORMAL MODE POWER-DOWN MODE POWER-UP TIME POWER vs. THROUGHPUT RATE APPLICATION HINTS Grounding and Layout EVALUATING THE AD7452’S PERFORMANCE OUTLINE DIMENSIONS ORDERING GUIDE