Datasheet AD7911, AD7921 (Analog Devices) - 7

FabricanteAnalog Devices
Descripción2-Channel, 2.35 V to 5.25 V, 250 kSPS, 12-Bit A/D Converter
Páginas / Página28 / 7 — AD7911/AD7921. TIMING SPECIFICATIONS. Table 3. Parameter. Limit at TMIN, …
RevisiónA
Formato / tamaño de archivoPDF / 355 Kb
Idioma del documentoInglés

AD7911/AD7921. TIMING SPECIFICATIONS. Table 3. Parameter. Limit at TMIN, TMAX. Unit. Description. TIMING DIAGRAMS. 200. IOL. SCLK

AD7911/AD7921 TIMING SPECIFICATIONS Table 3 Parameter Limit at TMIN, TMAX Unit Description TIMING DIAGRAMS 200 IOL SCLK

Línea de modelo para esta hoja de datos

Versión de texto del documento

link to page 7 link to page 7 link to page 7 link to page 7 link to page 7 link to page 7 link to page 7 link to page 7 link to page 19
AD7911/AD7921 TIMING SPECIFICATIONS
Guaranteed by characterization. All input signals are specified with tr = tf = 5 ns (10% to 90% of VDD) and timed from a voltage level of 1.6 V. VDD = 2.35 V to 5.25 V; TA = TMIN to TMAX, unless otherwise noted.
Table 3. Parameter Limit at TMIN, TMAX Unit Description
f 1 SCLK 10 kHz min2 5 MHz max tCONVERT 16 × tSCLK AD7921 14 × tSCLK AD7911 tQUIET 30 ns min Minimum quiet time required between bus relinquish and start of next conversion t1 15 ns min Minimum CS pulse width t2 10 ns min CS to SCLK setup time t 3 3 30 ns max Delay from CS until DOUT three-state is disabled t 3 4 45 ns max DOUT access time after SCLK falling edge t5 0.4 tSCLK ns min SCLK low pulse width t6 0.4 tSCLK ns min SCLK high pulse width t 4 7 10 ns min SCLK to DOUT valid hold time t8 5 ns min DIN setup time prior to SCLK falling edge t9 6 ns min DIN hold time after SCLK falling edge t 5 10 30 ns max SCLK falling edge to DOUT three-state 10 ns min SCLK falling edge to DOUT three-state t 6 POWER-UP 1 μs max Power-up time from full power-down 1 Mark/space ratio for SCLK input is 40/60 to 60/40. 2 Minimum fSCLK at which specifications are guaranteed. 3 Measured with the load circuit in Figure 2 and defined as the time required for the output to cross VIH or VIL voltage. 4 Measured with a 50 pF load capacitor. 5 T10 is derived from the measured time taken by the data outputs to change 0.5 V when loaded with the circuit in Figure 2. The measured number is then extrapolated back to remove the effects of charging or discharging the 50 pF capacitor. This means that the time, t10, quoted in the timing characteristics is the true bus relinquish time of the part and is independent of the bus loading. 6 See the Power-Up Time section.
TIMING DIAGRAMS t7 200
μ
A IOL SCLK TO OUTPUT 1.6V PIN CL V 50pF IH DOUT V 200
μ
A I IL OH
04350-0-004 04350-0-002 Figure 2. Load Circuit for Digital Output Timing Specifications Figure 4. Hold Time after SCLK Falling Edge
t4 t10 SCLK SCLK VIH 1.6V DOUT DOUT VIL
04350-0-003 04350-0-005 Figure 3. Access Time after SCLK Falling Edge Figure 5. SCLK Falling Edge to DOUT Three-State Rev. A | Page 7 of 28 Document Outline REVISION HISTORY SPECIFICATIONS AD7911 SPECIFICATIONS AD7921 SPECIFICATIONS TIMING SPECIFICATIONS TIMING DIAGRAMS TIMING EXAMPLES Timing Example 1 Timing Example 2 ABSOLUTE MAXIMUM RATINGS ESD CAUTION PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS TERMINOLOGY TYPICAL PERFORMANCE CHARACTERISTICS CIRCUIT INFORMATION CONVERTER OPERATION ADC TRANSFER FUNCTION TYPICAL CONNECTION DIAGRAM ANALOG INPUT DIGITAL INPUTS DIN INPUT DOUT OUTPUT MODES OF OPERATION NORMAL MODE POWER-DOWN MODE POWER-UP TIME POWER VS. THROUGHPUT RATE SERIAL INTERFACE MICROPROCESSOR INTERFACING AD7911/AD7921 to TMS320C541 Interface AD7911/AD7921 to ADSP-218x AD7911/AD7921 to DSP563xx Interface APPLICATION HINTS GROUNDING AND LAYOUT OUTLINE DIMENSIONS ORDERING GUIDE