Datasheet AD9289 (Analog Devices) - 4

FabricanteAnalog Devices
DescripciónQuad 8-Bit, 65 MSPS, Serial LVDS A/D Converter
Páginas / Página33 / 4 — AD9289. SPECIFICATIONS. Table 1. Parameter Temperature. Test. Level. Min. …
Formato / tamaño de archivoPDF / 934 Kb
Idioma del documentoInglés

AD9289. SPECIFICATIONS. Table 1. Parameter Temperature. Test. Level. Min. Typ. Max. Unit

AD9289 SPECIFICATIONS Table 1 Parameter Temperature Test Level Min Typ Max Unit

Línea de modelo para esta hoja de datos

Versión de texto del documento

link to page 4 link to page 4 link to page 4 link to page 4 link to page 5
AD9289 SPECIFICATIONS
AVDD = 3.0 V, DRVDD = 3.0 V, conversion rate = 65 MSPS, 2 V p-p differential input, 1.0 V internal reference, AIN = –0.5 dBFS, unless otherwise noted.
Table 1. Parameter Temperature Test Level Min Typ Max Unit
RESOLUTION 8 Bits ACCURACY No Missing Codes Full VI Guaranteed Offset Error Full VI ±5 ±57 mV Offset Matching Full VI ±12 ±68 mV Gain Error 1 Full VI ±0.5 ±2.5 % FS Gain Matching1 Full VI ±0.2 ±0.9 % FS Differential Nonlinearity (DNL) 25°C V ±0.2 LSB Full VI ±0.2 ±0.6 LSB Integral Nonlinearity (INL) 25°C V ±0.25 LSB Full VI ±0.25 ±0.6 LSB TEMPERATURE DRIFT Offset Error Full V ±16 ppm/°C Gain Error Full V ±40 ppm/°C 1 Reference Voltage (VREF = 1 V) Full V ±10 ppm/°C REFERENCE Output Voltage Error (VREF = 1 V) Full VI ±10 ±35 mV Load Regulation @ 1.0 mA (VREF = 1 V) Full V 0.7 mV Output Voltage Error (VREF = 0.5 V) Full VI ±8 ±26 mV Load Regulation @ 0.5 mA (VREF = 0.5 V) Full V 0.2 mV Input Resistance Full V 7 kΩ COMMON MODE Common-Mode Level Output Full VI ±1.5 ±50 mV ANALOG INPUTS Differential Input Voltage Range (VREF = 1 V) Full VI 2 V p-p Differential Input Voltage Range (VREF = 0.5 V) Full VI 1 V p-p Common-Mode Voltage Full V 1.5 V Input Capacitance Full V 5 pF Analog Bandwidth, Full Power Full V 300 MHz POWER SUPPLY AVDD Full IV 2.7 3.0 3.3 V DRVDD Full IV 2.7 3.0 3.3 V IAVDD Full VI 150 168 mA 2 DRVDD Full VI 33 40 mA 2 Power Dissipation2 Full VI 550 625 mW Power-Down Dissipation Full VI 7 12 mW CROSSTALK Full V –75 dB 1 Gain error and gain temperature coefficients are based on the ADC only (with a fixed 1.0 V external reference and a 2 V p-p differential analog input). 2 Power dissipation measured with rated encode and 2.4 MHz analog input at –0.5 dBFS. Rev. 0 | Page 3 of 32 Document Outline FEATURES PRODUCT DESCRIPTION FUNCTIONAL BLOCK DIAGRAM PRODUCT HIGHLIGHTS SPECIFICATIONS AC SPECIFICATIONS DIGITAL SPECIFICATIONS SWITCHING SPECIFICATIONS TIMING DIAGRAMS ABSOLUTE MAXIMUM RATINGS EXPLANATION OF TEST LEVELS ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS EQUIVALENT CIRCUITS TYPICAL PERFORMANCE CHARACTERISTICS TERMINOLOGY THEORY OF OPERATION ANALOG INPUT AND REFERENCE OVERVIEW Differential Input Configurations Single-Ended Input Configuration CLOCK INPUT AND CONSIDERATIONS Power Dissipation and Standby Mode Digital Outputs Timing Pin CML Pin DTP Pin Voltage Reference Internal Reference Connection External Reference Operation Power and Ground Recommendations EVALUATION BOARD OUTLINE DIMENSIONS ORDERING GUIDE