Datasheet AD9444 (Analog Devices) - 10

FabricanteAnalog Devices
Descripción14-Bit, 80 MSPS A/D Converter
Páginas / Página41 / 10 — AD9444. DEFINITIONS OF SPECIFICATIONS Analog Bandwidth (Full Power …
Formato / tamaño de archivoPDF / 1.0 Mb
Idioma del documentoInglés

AD9444. DEFINITIONS OF SPECIFICATIONS Analog Bandwidth (Full Power Bandwidth). Minimum Conversion Rate. Aperture Delay (tA)

AD9444 DEFINITIONS OF SPECIFICATIONS Analog Bandwidth (Full Power Bandwidth) Minimum Conversion Rate Aperture Delay (tA)

Línea de modelo para esta hoja de datos

Versión de texto del documento

AD9444 DEFINITIONS OF SPECIFICATIONS Analog Bandwidth (Full Power Bandwidth) Minimum Conversion Rate
The analog input frequency at which the spectral power of the The clock rate at which the SNR of the lowest analog signal fundamental frequency (as determined by the FFT analysis) is frequency drops by no more than 3 dB below the guaranteed reduced by 3 dB. limit.
Aperture Delay (tA) Offset Error
The delay between the 50% point of the rising edge of the clock The major carry transition should occur for an analog value and the instant at which the analog input is sampled. ½ LSB below VIN+ = VIN−. Offset error is defined as the deviation of the actual transition from that point.
Aperture Uncertainty (Jitter, tJ)
The sample-to-sample variation in aperture delay.
Out-of-Range Recovery Time
The time it takes for the ADC to reacquire the analog input
Clock Pulse Width and Duty Cycle
after a transition from 10% above positive full scale to 10% Pulse width high is the minimum amount of time that the above negative full scale, or from 10% below negative full scale clock pulse should be left in the Logic 1 state to achieve rated to 10% below positive full scale. performance. Pulse width low is the minimum time the clock pulse should be left in the low state. At a given clock rate, these
Output Propagation Delay (tPD)
specifications define an acceptable clock duty cycle. The delay between the clock rising edge and the time when all bits are within valid logic levels.
Differential Nonlinearity (DNL, No Missing Codes)
An ideal ADC exhibits code transitions that are exactly 1 LSB
Power-Supply Rejection Ratio
apart. DNL is the deviation from this ideal value. Guaranteed no The change in full scale from the value with the supply at the missing codes to 14-bit resolution indicates that all 16384 codes minimum limit to the value with the supply at its maximum limit. must be present over all operating ranges.
Signal-to-Noise and Distortion (SINAD) Effective Number of Bits (ENOB)
The ratio of the rms input signal amplitude to the rms value of The effective number of bits for a sine wave input at a given the sum of all other spectral components below the Nyquist input frequency can be calculated directly from its measured frequency, including harmonics but excluding dc. SINAD using the following formula
Signal-to-Noise Ratio (SNR)
( −1.76) = SINAD The ratio of the rms input signal amplitude to the rms value of ENOB 6.02 the sum of all other spectral components below the Nyquist frequency, excluding the first six harmonics and dc.
Gain Error
The first code transition should occur at an analog value ½ LSB
Spurious-Free Dynamic Range (SFDR)
above negative full scale. The last transition should occur at an The ratio of the rms signal amplitude to the rms value of the analog value 1 ½ LSB below the positive full scale. Gain error is peak spurious spectral component. The peak spurious compo- the deviation of the actual difference between first and last code nent may or may not be a harmonic. May be reported in dBc transitions and the ideal difference between first and last code (i.e., degrades as signal level is lowered) or dBFS (always related transitions. back to converter full scale).
Integral Nonlinearity (INL
)
Temperature Drift
The deviation of each individual code from a line drawn from The temperature drift for offset error and gain error specifies negative full scale through positive full scale. The point used as the maximum change from the initial (25°C) value to the value negative full scale occurs ½ LSB before the first code transition. at TMIN or TMAX. Positive full scale is defined as a level 1 ½ LSBs beyond the last
Total Harmonic Distortion (THD)
code transition. The deviation is measured from the middle of The ratio of the rms input signal amplitude to the rms value of each particular code to the true straight line. the sum of the first six harmonic components.
Maximum Conversion Rate Two-Tone SFDR
The clock rate at which parametric testing is performed. The ratio of the rms value of either input tone to the rms value of the peak spurious component. The peak spurious component may or may not be an IMD product. Rev. 0 | Page 9 of 40 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM PRODUCT HIGHLIGHTS TABLE OF CONTENTS DC SPECIFICATIONS AC SPECIFICATIONS DIGITAL SPECIFICATIONS SWITCHING SPECIFICATIONS EXPLANATION OF TEST LEVELS ABSOLUTE MAXIMUM RATINGS Thermal Resistance ESD CAUTION DEFINITIONS OF SPECIFICATIONS PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS EQUIVALENT CIRCUITS TYPICAL PERFORMANCE CHARACTERISTICS THEORY OF OPERATION ANALOG INPUT AND REFERENCE OVERVIEW Internal Reference Connection Internal Reference Trim External Reference Operation Analog Inputs CLOCK INPUT CONSIDERATIONS Jitter Considerations POWER CONSIDERATIONS DIGITAL OUTPUTS LVDS Mode CMOS Mode TIMING OPERATIONAL MODE SELECTION Data Format Select Output Mode Select Duty Cycle Stabilizer EVALUATION BOARD LVDS EVALUATION BOARD SCHEMATICS LVDS MODE EVALUATION BOARD BILL OF MATERIALS (BOM) CMOS EVALUATION BOARD SCHEMATICS CMOS MODE EVALUATION BOARD BILL OF MATERIALS (BOM) OUTLINE DIMENSIONS ORDERING GUIDE