Datasheet AD9287 (Analog Devices) - 9

FabricanteAnalog Devices
DescripciónQuad, 8-Bit, 100 MSPS Serial LVDS 1.8 V A/D Converter
Páginas / Página52 / 9 — AD9287. Data Sheet. TIMING DIAGRAMS. N – 1. VIN ± x. tEH. tEL. CLK–. …
RevisiónF
Formato / tamaño de archivoPDF / 2.2 Mb
Idioma del documentoInglés

AD9287. Data Sheet. TIMING DIAGRAMS. N – 1. VIN ± x. tEH. tEL. CLK–. CLK+. tCPD. DCO–. DCO+. FCO. FRAME. FCO+. FCO–. tPD. tDATA. D – x. MSB. N – 9. N – 8. D + x. D10

AD9287 Data Sheet TIMING DIAGRAMS N – 1 VIN ± x tEH tEL CLK– CLK+ tCPD DCO– DCO+ FCO FRAME FCO+ FCO– tPD tDATA D – x MSB N – 9 N – 8 D + x D10

Línea de modelo para esta hoja de datos

Versión de texto del documento

AD9287 Data Sheet TIMING DIAGRAMS N – 1 VIN ± x tA N tEH tEL CLK– CLK+ tCPD DCO– DCO+ t t FCO FRAME FCO+ FCO– tPD tDATA D – x MSB D6 D5 D4 D3 D2 D1 D0 MSB D6 D5 D4 D3 D2 D1 N – 9 N – 9 N – 9 N – 9 N – 9 N – 9 N – 9 N – 9 N – 8 N – 8 N – 8 N – 8 N – 8 N – 8 N – 8 D + x
40 0 6- 596 0 Figure 2. 8-Bit Data Serial Stream, MSB First (Default)
N – 1 VIN ± x tA N tEH tEL CLK– CLK+ tCPD DCO– DCO+ t t FCO FRAME FCO– FCO+ tPD tDATA D – x MSB D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 MSB D10 N – 9 N – 9 N – 9 N – 9 N – 9 N – 9 N – 9 N – 9 N – 9 N – 9 N – 9 N – 9 N – 8 N – 8 0 0 0 0
9 03
D + x
6- 596 0 Figure 3. 12-Bit Data Serial Stream, MSB First Rev. F | Page 8 of 51 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM PRODUCT HIGHLIGHTS TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS AC SPECIFICATIONS DIGITAL SPECIFICATIONS SWITCHING SPECIFICATIONS TIMING DIAGRAMS ABSOLUTE MAXIMUM RATINGS THERMAL IMPEDANCE ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS EQUIVALENT CIRCUITS TYPICAL PERFORMANCE CHARACTERISTICS THEORY OF OPERATION ANALOG INPUT CONSIDERATIONS Differential Input Configurations Single-Ended Input Configuration CLOCK INPUT CONSIDERATIONS Clock Duty Cycle Considerations Clock Jitter Considerations Power Dissipation and Power-Down Mode Digital Outputs and Timing SDIO/ODM Pin SCLK/DTP Pin CSB Pin RBIAS Pin Voltage Reference Internal Reference Operation External Reference Operation SERIAL PORT INTERFACE (SPI) HARDWARE INTERFACE MEMORY MAP READING THE MEMORY MAP TABLE RESERVED LOCATIONS DEFAULT VALUES LOGIC LEVELS Power and Ground Recommendations Exposed Paddle Thermal Heat Slug Recommendations EVALUATION BOARD POWER SUPPLIES INPUT SIGNALS OUTPUT SIGNALS DEFAULT OPERATION AND JUMPER SELECTION SETTINGS ALTERNATIVE ANALOG INPUT DRIVE CONFIGURATION OUTLINE DIMENSIONS ORDERING GUIDE