Datasheet AD9265 (Analog Devices) - 6

FabricanteAnalog Devices
Descripción16-Bit, 125 MSPS/105 MSPS/80 MSPS, 1.8 V Analog-to-Digital Converter
Páginas / Página45 / 6 — Data Sheet. AD9265. ADC AC SPECIFICATIONS. Table 2. AD9265B. CPZ-802. …
RevisiónC
Formato / tamaño de archivoPDF / 1.7 Mb
Idioma del documentoInglés

Data Sheet. AD9265. ADC AC SPECIFICATIONS. Table 2. AD9265B. CPZ-802. CPZ-1052. AD9265BC. PZ-1252. Parameter1. Temp. Min. Typ. Max. Unit

Data Sheet AD9265 ADC AC SPECIFICATIONS Table 2 AD9265B CPZ-802 CPZ-1052 AD9265BC PZ-1252 Parameter1 Temp Min Typ Max Unit

Línea de modelo para esta hoja de datos

Versión de texto del documento

link to page 7 link to page 7 link to page 7 link to page 7
Data Sheet AD9265 ADC AC SPECIFICATIONS
AVDD = 1.8 V, DRVDD = 1.8 V, SVDD = 1.8 V, maximum sample rate, VIN = −1.0 dBFS differential input, 1.0 V internal reference, DCS enabled, unless otherwise noted.
Table 2. AD9265B CPZ-802 AD9265B CPZ-1052 AD9265BC PZ-1252 Parameter1 Temp Min Typ Max Min Typ Max Min Typ Max Unit
SIGNAL-TO-NOISE-RATIO (SNR) fIN = 2.4 MHz 25°C 80.2 79.7 79.0 dBFS fIN = 70 MHz 25°C 79.7 79.2 79.0 dBFS Full 78.7 78.2 77.3 dBFS fIN = 140 MHz 25°C 78.4 78.3 77.5 dBFS fIN = 200 MHz 25°C 77.1 76.9 75.6 dBFS SIGNAL-TO-NOISE-AND DISTORTION (SINAD) fIN = 2.4 MHz 25°C 79.6 79.4 78.7 dBFS fIN = 70 MHz 25°C 79.6 78.8 78.7 dBFS Full 78.6 77.9 77.0 dBFS fIN = 140 MHz 25°C 77.3 77.5 77.0 dBFS fIN = 200 MHz 25°C 76.0 75.7 74.4 dBFS EFFECTIVE NUMBER OF BITS (ENOB) fIN = 2.4 MHz 25°C 12.9 12.9 12.8 Bits fIN = 70 MHz 25°C 12.9 12.8 12.8 Bits fIN = 140 MHz 25°C 12.5 12.6 12.5 Bits fIN = 200 MHz 25°C 12.3 12.3 12.1 Bits WORST SECOND OR THIRD HARMONIC fIN = 2.4 MHz 25°C −88 −90 −88 dBc fIN = 70 MHz 25°C −94 −89 −93 dBc Full −92 −88 −85 dBc fIN = 140 MHz 25°C −82 −86 −89 dBc fIN = 200 MHz 25°C −81 −81 −80 dBc SPURIOUS-FREE DYNAMIC RANGE (SFDR) fIN = 2.4 MHz 25°C 88 90 88 dBc fIN = 70 MHz 25°C 94 89 93 dBc Full 92 88 85 dBc fIN = 140 MHz 25°C 82 86 89 dBc fIN = 200 MHz 25°C 81 81 80 dBc SPURIOUS-FREE DYNAMIC RANGE (SFDR) Without Dither (AIN at −23 dBFS) fIN = 2.4 MHz 25°C 103 98 96 dBFS fIN = 70 MHz 25°C 103 96 98 dBFS fIN = 140 MHz 25°C 104 96 98 dBFS fIN = 200 MHz 25°C 102 101 97 dBFS With On-Chip Dither (AIN at −23 dBFS) fIN = 2.4 MHz 25°C 110 108 108 dBFS fIN = 70 MHz 25°C 110 109 110 dBFS fIN = 140 MHz 25°C 110 109 109 dBFS fIN = 200 MHz 25°C 110 109 109 dBFS Rev. C | Page 5 of 44 Document Outline Features Applications Product Highlights Functional Block Diagram Table of Contents Revision History General Description Specifications ADC DC Specifications ADC AC Specifications Digital Specifications Switching Specifications Timing Specifications Timing Diagrams Absolute Maximum Ratings Thermal Characteristics ESD Caution Pin Configurations and Function Descriptions Typical Performance Characteristics Equivalent Circuits Theory of Operation ADC Architecture Analog Input Considerations Input Common Mode Dither Large Signal FFT Small Signal FFT Static Linearity Differential Input Configurations Voltage Reference Internal Reference Connection External Reference Operation Clock Input Considerations Clock Input Options Clock Duty Cycle Input Clock Divider Jitter Considerations Power Dissipation and Standby Mode Digital Outputs Digital Output Enable Function (OEB) Timing Data Clock Output (DCO) Built-In Self-Test (BIST) and Output Test Built-In Self-Test (BIST) Output Test Modes Serial Port Interface (SPI) Configuration Using the SPI Hardware Interface Configuration Without the SPI SPI Accessible Features Memory Map Reading the Memory Map Register Table Open Locations Default Values Logic Levels Transfer Register Map Memory Map Register Table Memory Map Register Descriptions Sync Control (Register 0x100) Applications Information Design Guidelines Power and Ground Recommendations LVDS Operation Exposed Paddle Thermal Heat Slug Recommendations VCM RBIAS Reference Decoupling SPI Port Outline Dimensions Ordering Guide