Datasheet AD9648 (Analog Devices) - 3

FabricanteAnalog Devices
Descripción14-Bit, 125 MSPS/105 MSPS, 1.8 V Dual Analog-to-Digital Converter
Páginas / Página42 / 3 — AD9648. Data Sheet. TABLE OF CONTENTS. REVISION HISTORY 11/15—Rev. B to …
RevisiónC
Formato / tamaño de archivoPDF / 2.5 Mb
Idioma del documentoInglés

AD9648. Data Sheet. TABLE OF CONTENTS. REVISION HISTORY 11/15—Rev. B to Rev. C. 8/15—Rev. A to Rev. B. 11/14—Rev. 0 to Rev. A

AD9648 Data Sheet TABLE OF CONTENTS REVISION HISTORY 11/15—Rev B to Rev C 8/15—Rev A to Rev B 11/14—Rev 0 to Rev A

Línea de modelo para esta hoja de datos

Versión de texto del documento

link to page 1 link to page 1 link to page 1 link to page 1 link to page 3 link to page 4 link to page 5 link to page 5 link to page 6 link to page 7 link to page 9 link to page 10 link to page 12 link to page 12 link to page 12 link to page 13 link to page 19 link to page 19 link to page 20 link to page 22 link to page 24 link to page 25 link to page 25 link to page 25 link to page 27 link to page 28 link to page 30 link to page 30 link to page 31 link to page 31 link to page 32 link to page 32 link to page 33 link to page 33 link to page 34 link to page 34 link to page 34 link to page 35 link to page 35 link to page 36 link to page 39 link to page 41 link to page 41 link to page 42 link to page 42
AD9648 Data Sheet TABLE OF CONTENTS
Features .. 1 Analog Input Considerations ... 24 Applications ... 1 Voltage Reference ... 26 Functional Block Diagram .. 1 Clock Input Considerations .. 27 Product Highlights ... 1 Channel/Chip Synchronization .. 29 Revision History ... 2 Power Dissipation and Standby Mode .. 29 General Description ... 3 Digital Outputs ... 30 Specifications ... 4 Timing.. 30 DC Specifications ... 4 Output Test .. 31 AC Specifications ... 5 Output Test Modes ... 31 Digital Specifications ... 6 Serial Port Interface (SPI) .. 32 Switching Specifications .. 8 Configuration Using the SPI ... 32 Timing Specifications .. 9 Hardware Interface ... 33 Absolute Maximum Ratings .. 11 Configuration Without the SPI .. 33 Thermal Characteristics .. 11 SPI Accessible Features .. 33 ESD Caution .. 11 Memory Map .. 34 Pin Configurations and Function Descriptions ... 12 Reading the Memory Map Register Table ... 34 Typical Performance Characteristics ... 18 Memory Map Register Table ... 35 AD9648-125 .. 18 Memory Map Register Descriptions .. 38 AD9648-125 .. 19 Applications Information .. 40 AD9648-105 .. 21 Design Guidelines .. 40 Equivalent Circuits ... 23 Outline Dimensions ... 41 Theory of Operation .. 24 Ordering Guide .. 41 ADC Architecture .. 24
REVISION HISTORY 11/15—Rev. B to Rev. C
Changes to Figure 35 .. 24 Changed AD9516 to AD9516-0/AD9516-1/AD9516-2/ Changes to Differential Input Configurations Section ... 27 AD9516-3/AD9516-4/AD9516-5, and AD9517 to AD9517-0/ Deleted Figure 48; Renumbered Sequentially .. 27 AD9517-1/AD9517-2/AD9517-3/AD9517-4 .. Throughout Change to Clock Input Options Section ... 28 Change to Figure 3 ... 9 Changed Built-In Self-Test (BIST) and Output Test Mode Change to Figure 4 ... 10 Section to Output Test Section ... 32 Deleted Built-In Self-Test (BIST) Section ... 32
8/15—Rev. A to Rev. B
Change to Configuration Without the SPI Section ... 34 Changes to Features Section and Product Highlights Section ... 1 Changes to Channel-Specific Registers Section ... 35 Changes to General Description Section .. 3 Changes to Table 18 ... 37 Changes to Table 1 .. 5 Changes to Bit 7—OEB Pin Enable Section.. 40 Changes to Aperture Uncertainty (Jitter, tJ) Parameter, Added Clock Stability Considerations Section... 41 Table 4 .. 8 Updated Outline Dimensions ... 42 Changes to Table 6 .. 12 Changes to Table 7 .. 12
11/14—Rev. 0 to Rev. A
Changes to RBIAS Pin Description and OEB Pin Description, Changes to Pin 31 to Pin 36, Pin 38 to Pin 41 Descriptions, Table 8 .. 13 Table 10 .. 18 Changes to RBIAS Pin Description and OEB Pin Description, Update Outline Dimensions ... 40 Table 9 .. 15 Changes to RBIAS Pin Description and OEB Pin Description,
7/11—Revision 0: Initial Version
Table 10 .. 17 Rev. C | Page 2 of 41 Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM PRODUCT HIGHLIGHTS REVISION HISTORY GENERAL DESCRIPTION SPECIFICATIONS DC SPECIFICATIONS AC SPECIFICATIONS DIGITAL SPECIFICATIONS SWITCHING SPECIFICATIONS TIMING SPECIFICATIONS Timing Diagrams ABSOLUTE MAXIMUM RATINGS THERMAL CHARACTERISTICS ESD CAUTION PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS AD9648-125 AD9648-125 AD9648-105 EQUIVALENT CIRCUITS THEORY OF OPERATION ADC ARCHITECTURE ANALOG INPUT CONSIDERATIONS Input Common Mode Differential Input Configurations VOLTAGE REFERENCE Internal Reference Connection External Reference Operation CLOCK INPUT CONSIDERATIONS Clock Input Options Input Clock Divider Clock Duty Cycle Jitter Considerations CHANNEL/CHIP SYNCHRONIZATION POWER DISSIPATION AND STANDBY MODE DIGITAL OUTPUTS Digital Output Enable Function (OEB) TIMING Data Clock Output (DCO) OUTPUT TEST OUTPUT TEST MODES SERIAL PORT INTERFACE (SPI) CONFIGURATION USING THE SPI HARDWARE INTERFACE CONFIGURATION WITHOUT THE SPI SPI ACCESSIBLE FEATURES MEMORY MAP READING THE MEMORY MAP REGISTER TABLE Open Locations Default Values Logic Levels Channel-Specific Registers MEMORY MAP REGISTER TABLE MEMORY MAP REGISTER DESCRIPTIONS Power Modes (Register 0x08) Bits[7:6]—Open Bit 5—External Power-Down Pin Function Bits[4:2]—Open Bits[1:0]—Internal Power-Down Mode Enhancement Control (Register 0x0C) Bits[7:3]—Open Bit 2—Chop Mode Bits[1:0]—Open Output Mode (Register 0x14) Bits[7:6]—Output Port Logic Type Bit 5—Output Interleave Enable Bit 4—Output Port Disable Sync Control (Register 0x3A) Bits[7:3]—Open Bit 2—Clock Divider Next Sync Only Bit 1—Clock Divider Sync Enable Bit 0—Open Transfer (Register 0xFF) Sample Rate Override (Register 0x100) User I/O Control 2 (Register 0x101) Bit 7—OEB Pin Enable Bits[6:1]—Open Bit 0—SDIO Pull-Down User I/O Control 3 (Register 0x102) Bits[7:4]—Open Bit 3—VCM Power-Down Bits[2:0]—Open APPLICATIONS INFORMATION DESIGN GUIDELINES Power and Ground Recommendations LVDS Operation Clock Stability Considerations Exposed Paddle Thermal Heat Slug Recommendations VCM Reference Decoupling SPI Port OUTLINE DIMENSIONS ORDERING GUIDE