Datasheet AD9635 (Analog Devices) - 4

FabricanteAnalog Devices
DescripciónDual, 12-Bit, 80 MSPS/125 MSPS Serial LVDS 1.8 V Analog-to-Digital Converter
Páginas / Página37 / 4 — Data Sheet. AD9635. SPECIFICATIONS DC SPECIFICATIONS. Table 1. AD9635-80. …
RevisiónB
Formato / tamaño de archivoPDF / 1.0 Mb
Idioma del documentoInglés

Data Sheet. AD9635. SPECIFICATIONS DC SPECIFICATIONS. Table 1. AD9635-80. AD9635-125. Parameter1. Temp. Min. Typ. Max. Unit

Data Sheet AD9635 SPECIFICATIONS DC SPECIFICATIONS Table 1 AD9635-80 AD9635-125 Parameter1 Temp Min Typ Max Unit

Línea de modelo para esta hoja de datos

Versión de texto del documento

link to page 4 link to page 4
Data Sheet AD9635 SPECIFICATIONS DC SPECIFICATIONS
AVDD = 1.8 V, DRVDD = 1.8 V, 2 V p-p differential input, 1.0 V internal reference, AIN = −1.0 dBFS, unless otherwise noted.
Table 1. AD9635-80 AD9635-125 Parameter1 Temp Min Typ Max Min Typ Max Unit
RESOLUTION 12 12 Bits ACCURACY No Missing Codes Full Guaranteed Guaranteed Offset Error Full −0.6 −0.3 +0.1 −0.6 −0.3 +0.2 % FSR Offset Matching Full −0.2 +0.1 +0.4 −0.2 +0.1 +0.4 % FSR Gain Error Full −4.0 −0.8 +2.1 −4.7 −0.4 +4.8 % FSR Gain Matching Full 0.5 2.4 0.6 2.9 % FSR Differential Nonlinearity (DNL) Full −0.2 +0.4 −0.3 +0.6 LSB 25°C −0.1 to +0.2 −0.1 to +0.2 LSB Integral Nonlinearity (INL) Full −0.7 +0.7 −1.1 +1.1 LSB 25°C ±0.3 ±0.4 LSB TEMPERATURE DRIFT Offset Error Full 2.9 3.7 ppm/°C INTERNAL VOLTAGE REFERENCE Output Voltage (1 V Mode) Full 0.98 1.0 1.02 0.98 1.0 1.02 V Load Regulation at 1.0 mA (VREF = 1 V) 25°C 2 2 mV Input Resistance 25°C 7.5 7.5 kΩ INPUT-REFERRED NOISE VREF = 1.0 V 25° C 0.41 0.42 LSB rms ANALOG INPUTS Differential Input Voltage (VREF = 1 V) Full 2 2 V p-p Common-Mode Voltage Full 0.9 0.9 V Common-Mode Range 25°C 0.5 1.3 0.5 1.3 V Differential Input Resistance 25°C 5.2 5.2 kΩ Differential Input Capacitance 25°C 3.5 3.5 pF POWER SUPPLY AVDD Full 1.7 1.8 1.9 1.7 1.8 1.9 V DRVDD Full 1.7 1.8 1.9 1.7 1.8 1.9 V I 2 AVDD Full 57 61 75 81 mA IDRVDD (ANSI-644 Mode)2 Full 45 47 52 55 mA IDRVDD (Reduced Range Mode)2 25°C 36 43 mA TOTAL POWER CONSUMPTION DC Input Full 174 186 215 232 mW Sine Wave Input (Two Channels; Includes Output Drivers Full 184 194 229 245 mW in ANSI-644 Mode) Sine Wave Input (Two Channels; Includes Output Drivers 25°C 167 212 mW in Reduced Range Mode) Power-Down 25°C 2 2 mW Standby3 Full 91 99 114 124 mW 1 See the AN-835 Application Note, Understanding High Speed ADC Testing and Evaluation, for definitions and for details on how these tests were completed. 2 Measured with a low input frequency, full-scale sine wave on both channels. 3 Can be controlled via the SPI. Rev. B | Page 3 of 36 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM PRODUCT HIGHLIGHTS TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS DC SPECIFICATIONS AC SPECIFICATIONS DIGITAL SPECIFICATIONS SWITCHING SPECIFICATIONS TIMING SPECIFICATIONS Timing Diagrams ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS AD9635-80 AD9635-125 EQUIVALENT CIRCUITS THEORY OF OPERATION ANALOG INPUT CONSIDERATIONS Input Common Mode Differential Input Configurations VOLTAGE REFERENCE CLOCK INPUT CONSIDERATIONS Clock Input Options Input Clock Divider Clock Duty Cycle Jitter Considerations POWER DISSIPATION AND POWER-DOWN MODE DIGITAL OUTPUTS AND TIMING SDIO/PDWN Pin SCLK/DFS Pin CSB Pin RBIAS Pin OUTPUT TEST MODES SERIAL PORT INTERFACE (SPI) CONFIGURATION USING THE SPI HARDWARE INTERFACE CONFIGURATION WITHOUT THE SPI SPI ACCESSIBLE FEATURES MEMORY MAP READING THE MEMORY MAP REGISTER TABLE Open Locations Default Values Logic Levels Channel-Specific Registers MEMORY MAP REGISTER TABLE MEMORY MAP REGISTER DESCRIPTIONS Device Index (Register 0x05) Transfer (Register 0xFF) Power Modes (Register 0x08) Bits[7:2]—Open Bits[1:0]—Power Mode Enhancement Control (Register 0x0C) Bits[7:3]—Open Bit 2—Chop Mode Bits[1:0]—Open Output Mode (Register 0x14) Bit 7—Open Bit 6—LVDS-ANSI/LVDS-IEEE Option Bits[5:3]—Open Bit 2—Output Invert Bit 1—Open Bit 0—Output Format Output Adjust (Register 0x15) Bits[7:6]—Open Bits[5:4]—Output Driver Termination Bits[3:1]—Open Bit 0—Output Drive Output Phase (Register 0x16) Bit 7—Open Bits[6:4]—Input Clock Phase Adjust Bits[3:0]—Output Clock Phase Adjust Serial Output Data Control (Register 0x21) Resolution/Sample Rate Override (Register 0x100) User I/O Control 2 (Register 0x101) Bits[7:1]—Open Bit 0—SDIO Pull-Down User I/O Control 3 (Register 0x102) Bits[7:4]—Open Bit 3—VCM Power-Down Bits[2:0]—Open APPLICATIONS INFORMATION DESIGN GUIDELINES POWER AND GROUND GUIDELINES CLOCK STABILITY CONSIDERATIONS EXPOSED PAD THERMAL HEAT SLUG RECOMMENDATIONS VCM REFERENCE DECOUPLING SPI PORT OUTLINE DIMENSIONS ORDERING GUIDE