LTC1747 WWWUUWUABSOLUTE MAXIMUM RATINGSPACKAGE/ORDER INFORMATIONOVDD = VDD (Notes 1, 2) TOP VIEW ORDER PART Supply Voltage (VDD) ... 5.5V SENSE 1 48 OF NUMBER Analog Input Voltage (Note 3) .. – 0.3V to (VDD + 0.3V) V 2 47 CM OGND Digital Input Voltage (Note 4) ... – 0.3V to (V GND 3 46 D11 DD + 0.3V) A + 4 45 D10 LTC1747CFW IN Digital Output Voltage ... – 0.3V to (V – DD + 0.3V) A 5 44 IN D9 LTC1747IFW GND 6 43 OV OGND Voltage .. – 0.3V to 1V DD V 7 42 DD D8 Power Dissipation .. 2000mW V 8 41 DD D7 GND 9 40 D6 Operating Temperature Range REFLB 10 39 D5 LTC1747C ... 0°C to 70°C REFHA 11 38 OGND GND 12 37 GND LTC1747I .. – 40°C to 85°C GND 13 36 GND REFLA 14 35 D4 Storage Temperature Range ... – 65°C to 150°C REFHB 15 34 D3 Lead Temperature (Soldering, 10 sec).. 300°C GND 16 33 D2 V 17 32 DD OVDD V 18 31 DD D1 GND 19 30 D0 V 20 29 DD NC GND 21 28 NC MSBINV 22 27 OGND ENC 23 26 CLKOUT ENC 24 25 OE FW PACKAGE 48-LEAD PLASTIC TSSOP TJMAX = 150°C, θJA = 35°C/W Consult LTC Marketing for parts specified with wider operating temperature ranges. UCO VERTER CHARACTERISTICS The ● indicates specifications which apply over the full operatingtemperature range, otherwise specifications are at TA = 25 ° C. (Note 5)PARAMETERCONDITIONSMINTYPMAXUNITS Resolution (No Missing Codes) ● 12 Bits Integral Linearity Error (Note 6) – 1 ±0.4 1 LSB ● –1.5 ±0.6 1.5 LSB Differential Linearity Error ● –0.8 ±0.2 0.8 LSB Offset Error (Note 7) – 35 ±8 35 mV Gain Error External Reference (SENSE = 1.6V) – 3.5 ±1 3.5 %FS Full-Scale Tempco Internal Reference ±40 ppm/°C External Reference (Sense = 1.6V) ±20 ppm/°C Offset Tempco ±20 µV/°C UUA ALOG I PUT The ● indicates specifications which apply over the full operating temperature range, otherwisespecifications are at TA = 25 ° C. (Note 5)SYMBOLPARAMETERCONDITIONSMINTYPMAXUNITS VIN Analog Input Range (Note 8) 4.75V ≤ VDD ≤ 5.25V ● ±1 to ±1.6 V IIN Analog Input Leakage Current ● –1 1 µA CIN Analog Input Capacitance Sample Mode ENC < ENC 8 pF Hold Mode ENC > ENC 4 pF tACQ Sample-and-Hold Acquisition Time ● 5 6 ns tAP Sample-and-Hold Acquisition Delay Time 0 ns tJITTER Sample-and-Hold Acquisition Delay Time Jitter 0.15 psRMS CMRR Analog Input Common Mode Rejection Ratio 1.5V < (A – + IN = AIN ) < 3V 80 dB 1747fa 2