Datasheet Texas Instruments 74SSTUB32865AZJBR — Ficha de datos
Fabricante | Texas Instruments |
Serie | 74SSTUB32865A |
Numero de parte | 74SSTUB32865AZJBR |

Búfer registrado de 28 bits a 56 bits con prueba de paridad de direcciones 160-NFBGA -40 a 85
Hojas de datos
28-BIT TO 56-BIT REGISTERED BUFFER WITH ADDRESS-PARITY TEST datasheet
PDF, 767 Kb, Archivo publicado: jul 25, 2007
Extracto del documento
Precios
Estado
Estado del ciclo de vida | Activo (Recomendado para nuevos diseños) |
Disponibilidad de muestra del fabricante | No |
Embalaje
Pin | 160 |
Package Type | ZJB |
Industry STD Term | NFBGA |
JEDEC Code | R-PBGA-N |
Package QTY | 1000 |
Carrier | LARGE T&R |
Device Marking | SB865A |
Width (mm) | 9 |
Length (mm) | 13 |
Thickness (mm) | .77 |
Pitch (mm) | .65 |
Max Height (mm) | 1.2 |
Mechanical Data | Descargar |
Paramétricos
Absolute Jitter (Peak-to-Peak Cycle or Period Jitter) | N/A ps |
Function | DDR2 Register |
Number of Outputs | 56 |
Operating Frequency Range(Max) | 410 MHz |
Operating Temperature Range | -40 to 85 C |
Output Drive | 12 mA |
Package Group | NFBGA |
Package Size: mm2:W x L | 160NFBGA: 117 mm2: 9 x 13(NFBGA) PKG |
Rating | Catalog |
VCC | 1.8 V |
t(phase error) | N/A ps |
tsk(o) | N/A ps |
Plan ecológico
RoHS | Obediente |
Notas de aplicación
- DDR2 Memory Interface Clocks and Registers - OverviewPDF, 308 Kb, Archivo publicado: marzo 25, 2009
This application report gives an overview of the existing JEDEC DDR2 Register and PLL Buffer specifications and compliant TI devices.
Linea modelo
Serie: 74SSTUB32865A (1)
- 74SSTUB32865AZJBR
Clasificación del fabricante
- Semiconductors > Clock and Timing > Memory Interface Clocks and Registers